tao_z
2022-05-31 41f087b7183a5730e46b7eaa322b6852d602babf
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
1001
1002
1003
1004
1005
1006
1007
1008
1009
1010
1011
1012
1013
1014
1015
1016
1017
1018
1019
1020
1021
1022
1023
1024
1025
1026
1027
1028
1029
1030
1031
1032
1033
1034
1035
1036
1037
1038
1039
1040
1041
1042
1043
1044
1045
1046
1047
1048
1049
1050
1051
1052
1053
1054
1055
1056
1057
1058
1059
1060
1061
1062
1063
1064
1065
1066
1067
1068
1069
1070
1071
1072
1073
1074
1075
1076
1077
1078
1079
1080
1081
1082
1083
1084
1085
1086
1087
1088
1089
1090
1091
1092
1093
1094
1095
1096
1097
1098
1099
1100
1101
1102
1103
1104
1105
1106
1107
1108
1109
1110
1111
1112
1113
1114
1115
1116
1117
1118
1119
1120
1121
1122
1123
1124
1125
1126
1127
1128
1129
1130
1131
1132
1133
1134
1135
1136
1137
1138
1139
1140
1141
1142
1143
1144
1145
1146
1147
1148
1149
1150
1151
1152
1153
1154
1155
1156
1157
1158
1159
1160
1161
1162
1163
1164
1165
1166
1167
1168
1169
1170
1171
1172
1173
1174
1175
1176
1177
1178
1179
1180
1181
1182
1183
1184
1185
1186
1187
1188
1189
1190
1191
1192
1193
1194
1195
1196
1197
1198
1199
1200
1201
1202
1203
1204
1205
1206
1207
1208
1209
1210
1211
1212
1213
1214
1215
1216
1217
1218
1219
1220
1221
1222
1223
1224
1225
1226
1227
1228
1229
1230
1231
1232
1233
1234
1235
1236
1237
1238
1239
1240
1241
1242
1243
1244
1245
1246
1247
1248
1249
1250
1251
1252
1253
1254
1255
1256
1257
1258
1259
1260
1261
1262
1263
1264
1265
1266
1267
1268
1269
1270
1271
1272
1273
1274
1275
1276
1277
1278
1279
1280
1281
1282
1283
1284
1285
1286
1287
1288
1289
1290
1291
1292
1293
1294
1295
1296
1297
1298
1299
1300
1301
1302
1303
1304
1305
1306
1307
1308
1309
1310
1311
1312
1313
1314
1315
1316
1317
1318
1319
1320
1321
1322
1323
1324
1325
1326
1327
1328
1329
1330
1331
1332
1333
1334
1335
1336
1337
1338
1339
1340
1341
1342
1343
1344
1345
1346
1347
1348
1349
1350
1351
1352
1353
1354
1355
1356
1357
1358
1359
1360
1361
1362
1363
1364
1365
1366
1367
1368
1369
1370
1371
1372
1373
1374
1375
1376
1377
1378
1379
1380
1381
1382
1383
1384
1385
1386
1387
1388
1389
1390
1391
1392
1393
1394
1395
1396
1397
1398
1399
1400
1401
1402
1403
1404
1405
1406
1407
1408
1409
1410
1411
1412
1413
1414
1415
1416
1417
1418
1419
1420
1421
1422
1423
1424
1425
1426
1427
1428
1429
1430
1431
1432
1433
1434
1435
1436
1437
1438
1439
1440
1441
1442
1443
1444
1445
1446
1447
1448
1449
1450
1451
1452
1453
1454
1455
1456
1457
1458
1459
1460
1461
1462
1463
1464
1465
1466
1467
1468
1469
1470
1471
1472
1473
1474
1475
1476
1477
1478
1479
1480
1481
1482
1483
1484
1485
1486
1487
1488
1489
1490
1491
1492
1493
1494
1495
1496
1497
1498
1499
1500
1501
1502
1503
1504
1505
1506
1507
1508
1509
1510
1511
1512
1513
1514
1515
1516
1517
1518
1519
1520
1521
1522
1523
1524
1525
1526
1527
1528
1529
1530
1531
1532
1533
1534
1535
1536
1537
1538
1539
1540
1541
1542
1543
1544
1545
1546
1547
1548
1549
1550
1551
1552
1553
1554
1555
1556
1557
1558
1559
1560
1561
1562
1563
1564
1565
1566
1567
1568
1569
1570
1571
1572
1573
1574
1575
1576
1577
1578
1579
1580
1581
1582
1583
1584
1585
1586
1587
1588
1589
1590
1591
1592
1593
1594
1595
1596
1597
1598
1599
1600
1601
1602
1603
1604
1605
1606
1607
1608
1609
1610
1611
1612
1613
1614
1615
1616
1617
1618
1619
1620
1621
1622
1623
1624
1625
1626
1627
1628
1629
1630
1631
1632
1633
1634
1635
1636
1637
1638
1639
1640
1641
1642
1643
1644
1645
1646
1647
1648
1649
1650
1651
1652
1653
1654
1655
1656
1657
1658
1659
1660
1661
1662
1663
1664
1665
1666
1667
1668
1669
1670
1671
1672
1673
1674
1675
1676
1677
1678
1679
1680
1681
1682
1683
1684
1685
1686
1687
1688
1689
1690
1691
1692
1693
1694
1695
1696
1697
1698
1699
1700
1701
1702
1703
1704
1705
1706
1707
1708
1709
1710
1711
1712
1713
1714
1715
1716
1717
1718
1719
1720
1721
1722
1723
1724
1725
1726
1727
1728
1729
1730
1731
1732
1733
1734
1735
1736
1737
1738
1739
1740
1741
1742
1743
1744
1745
1746
1747
1748
1749
1750
1751
1752
1753
1754
1755
1756
1757
1758
1759
1760
1761
1762
1763
1764
1765
1766
1767
1768
1769
1770
1771
1772
1773
1774
1775
1776
1777
1778
1779
1780
1781
1782
1783
1784
1785
1786
1787
1788
1789
1790
1791
1792
1793
1794
1795
1796
1797
1798
1799
1800
1801
1802
1803
1804
1805
1806
1807
1808
1809
1810
1811
1812
1813
1814
1815
1816
1817
1818
1819
1820
1821
1822
1823
1824
1825
1826
1827
1828
1829
1830
1831
1832
1833
1834
1835
1836
1837
1838
1839
1840
1841
1842
1843
1844
1845
1846
1847
1848
1849
1850
1851
1852
1853
1854
1855
1856
1857
1858
1859
1860
1861
1862
1863
1864
1865
1866
1867
1868
1869
1870
1871
1872
1873
1874
1875
1876
1877
1878
1879
1880
1881
1882
1883
1884
1885
1886
1887
1888
1889
1890
1891
1892
1893
1894
1895
1896
1897
1898
1899
1900
1901
1902
1903
1904
1905
1906
1907
1908
1909
1910
1911
1912
1913
1914
1915
1916
1917
1918
1919
1920
1921
1922
1923
1924
1925
1926
1927
1928
1929
1930
1931
1932
1933
1934
1935
1936
1937
1938
1939
1940
1941
1942
1943
1944
1945
1946
1947
1948
1949
1950
1951
1952
1953
1954
1955
1956
1957
1958
1959
1960
1961
1962
1963
1964
1965
1966
1967
1968
1969
1970
1971
1972
1973
1974
1975
1976
1977
1978
1979
1980
1981
1982
1983
1984
1985
1986
1987
1988
1989
1990
1991
1992
1993
1994
1995
1996
1997
1998
1999
2000
2001
2002
2003
2004
2005
2006
2007
2008
2009
2010
2011
2012
2013
2014
2015
2016
2017
2018
2019
2020
2021
2022
2023
2024
2025
2026
2027
2028
2029
2030
2031
2032
2033
2034
2035
2036
2037
2038
2039
2040
2041
2042
2043
2044
2045
2046
2047
2048
2049
2050
2051
2052
2053
2054
2055
2056
2057
2058
2059
2060
2061
2062
2063
2064
2065
2066
2067
2068
2069
2070
2071
2072
2073
2074
2075
2076
2077
2078
2079
2080
2081
2082
2083
2084
2085
2086
2087
2088
2089
2090
2091
2092
2093
2094
2095
2096
2097
2098
2099
2100
2101
2102
2103
2104
2105
2106
2107
2108
2109
2110
2111
2112
2113
2114
2115
2116
2117
2118
2119
2120
2121
2122
2123
2124
2125
2126
2127
2128
2129
2130
2131
2132
2133
2134
2135
2136
2137
2138
2139
2140
2141
2142
2143
2144
2145
2146
2147
2148
2149
2150
2151
2152
2153
2154
2155
2156
2157
2158
2159
2160
2161
2162
2163
2164
2165
2166
2167
2168
2169
2170
2171
2172
2173
2174
2175
2176
2177
2178
2179
2180
2181
2182
2183
2184
2185
2186
2187
2188
2189
2190
2191
2192
2193
2194
2195
2196
2197
2198
2199
2200
2201
2202
2203
2204
2205
2206
2207
2208
2209
2210
2211
2212
2213
2214
2215
2216
2217
2218
2219
2220
2221
2222
2223
2224
2225
2226
2227
2228
2229
2230
2231
2232
2233
2234
2235
2236
2237
2238
2239
2240
2241
2242
2243
2244
2245
2246
2247
2248
2249
2250
2251
2252
2253
2254
2255
2256
2257
2258
2259
2260
2261
2262
2263
2264
2265
2266
2267
2268
2269
2270
2271
2272
2273
2274
2275
2276
2277
2278
2279
2280
2281
2282
2283
2284
2285
2286
2287
2288
2289
2290
2291
2292
2293
2294
2295
2296
2297
2298
2299
2300
2301
2302
2303
2304
2305
2306
2307
2308
2309
2310
2311
2312
2313
2314
2315
2316
2317
2318
2319
2320
2321
2322
2323
2324
2325
2326
2327
2328
2329
2330
2331
2332
2333
2334
2335
2336
2337
2338
2339
2340
2341
2342
2343
2344
2345
2346
2347
2348
2349
2350
2351
2352
2353
2354
2355
2356
2357
2358
2359
2360
2361
2362
2363
2364
2365
2366
2367
/**
  ******************************************************************************
  * @file     xl_ftm.c
  * @author   Kirk ,xu.wang
  * @version  4.5.2
  * @date     Fri Mar 26 17:29:12 2021
  * @brief    This file provide function about FTM firmware program 
  ******************************************************************************
  * @attention
  *
  * 2019 by Chipways Communications,Inc. All Rights Reserved.
  * This software is supplied under the terms of a license
  * agreement or non-disclosure agreement with Chipways.
  * Passing on and copying of this document,and communication
  * of its contents is not permitted without prior written
  * authorization.
  *
  * <h2><center>&copy; COPYRIGHT 2019 Chipways</center></h2>
  ******************************************************************************
  */
    
#if defined(__cplusplus)
extern "C" {
#endif /* __cplusplus */
 
/* Includes ---------------------------------------------------------------*/
#include "xl_ftm.h"
 
/** @addtogroup XL6600_StdPeriph_Driver
  * @{
  */
 
/** @defgroup FTM FTM Module 
  * @brief FTM Driver Modules Library
  * @{
  */
    
/* Private typedef -----------------------------------------------------------*/
/* Private define ------------------------------------------------------------*/    
/* Private macro -------------------------------------------------------------*/
/* Private variables ---------------------------------------------------------*/
/* Private function prototypes -----------------------------------------------*/
/* Private functions ---------------------------------------------------------*/
 
/** @defgroup FTM_Private_Functions
  * @brief 
  * @{
  */     
 
/**
  * @brief  Ð´±£»¤¹¦ÄÜʹÄÜ.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @retval None
  */
void FTM_WriteProtectEnable(FTM_Type* FTMx)
{
    FTMx->FMS |= FTM_FMS_WPEN_MASK;    
}
 
/**
  * @brief  Ð´±£»¤¹¦ÄܽûÓÃ.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @retval None
  */
void FTM_WriteProtectDisable(FTM_Type* FTMx)
{
    FTMx->MODE |= FTM_MODE_WPDIS_MASK;
}
 
/**
  * @brief  ÅäÖÃFTMxÍâÉè¼Ä´æÆ÷ΪĬÈÏÖµ
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @retval None.
  */
void FTM_DeInit(FTM_Type* FTMx)
{
    /* disable channel  */
    FTMx->CONTROLS[0].CnSC = 0;
    FTMx->CONTROLS[0].CnV = 0;
    FTMx->CONTROLS[1].CnSC = 0;
    FTMx->CONTROLS[1].CnV = 0;
    FTMx->CONTROLS[2].CnSC = 0;
    FTMx->CONTROLS[2].CnV = 0;
    FTMx->CONTROLS[3].CnSC = 0;
    FTMx->CONTROLS[3].CnV = 0;
    
    if(FTMx == FTM2)
    {
        FTMx->CONTROLS[4].CnSC = 0;
        FTMx->CONTROLS[4].CnV = 0;
        FTMx->CONTROLS[5].CnSC = 0;
        FTMx->CONTROLS[5].CnV = 0;
        FTMx->CONTROLS[6].CnSC = 0;
        FTMx->CONTROLS[6].CnV = 0;
        FTMx->CONTROLS[7].CnSC = 0;
        FTMx->CONTROLS[7].CnV = 0;
    }
    
  /* disable the colck  */    
    FTMx->SC = 0;
    FTMx->CNT=0;
    FTMx->MOD = 0;
    FTMx->CNTIN=0;
    FTMx->MODE = 0x4; 
    FTMx->COMBINE = 0;      
    FTMx->CNTIN = 0;      
    FTMx->SYNC = 0;      
    FTMx->OUTINIT = 0;      
    FTMx->OUTMASK = 0;      
    FTMx->DEADTIME = 0;      
    FTMx->EXTTRIG = 0;      
    FTMx->POL = 0;      
    FTMx->FMS = 0;      
    FTMx->FILTER = 0;      
    FTMx->FLTCTRL = 0;  
    FTMx->FLTPOL = 0;      
    FTMx->CONF = 0;      
    FTMx->SYNCONF = 0;      
    FTMx->SWOCTRL = 0;      
    FTMx->PWMLOAD = 0;    
}
 
/**
  * @brief  FTMxÍâÉè¼Ä´æÆ÷³õʼ»¯.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @param  FTM_InitStruct: Ö¸¶¨FTM_InitTypeDefÅäÖÃ.
  * @retval None.
  */
void FTM_Init(FTM_Type* FTMx, const FTM_InitTypeDef* FTM_InitStruct)
{
    /*---------------------------- FTMx SC Configuration -----------------*/
    /* write SC to enable clock */
    FTMx->SC &= ~(FTM_SC_CLKS_MASK | FTM_SC_PS_MASK);
    
    FTMx->SC |= ((FTM_InitStruct->FTM_ClkSource << FTM_SC_CLKS_SHIFT)| (FTM_InitStruct->FTM_Prescaler));
    /* At this step, return the status of initialization */
}
 
 
/**
  * @brief  FTMxÖ¸¶¨Í¨µÀ±ßÔµ¶ÔÆëPWMÅäÖÃ.
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @param  FTM_Channel: Ñ¡ÔñFTMͨµÀ.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM_CHANNEL0: FTMxͨµÀ0
  *            @arg FTM_CHANNEL1: FTMxͨµÀ1
  *            @arg FTM_CHANNEL2: FTMxͨµÀ2
  *            @arg FTM_CHANNEL3: FTMxͨµÀ3
  *            @arg FTM_CHANNEL4: FTMxͨµÀ4
  *            @arg FTM_CHANNEL5: FTMxͨµÀ5
  *            @arg FTM_CHANNEL6: FTMxͨµÀ6
  *            @arg FTM_CHANNEL7: FTMxͨµÀ7
  * @param  PWMEdgeSelect: ±ßÑØÑ¡Ôñ
  *        Õâ¸ö²ÎÊý¿ÉÒÔΪÒÔÏÂÖµ:
  *            @arg FTM_PWM_HIGHTRUEPULSE: Æ¥ÅäʱÇåÁãÊä³ö
  *            @arg FTM_PWM_LOWTRUEPULSE: Æ¥ÅäʱÖÃλÊä³ö
  * @retval None
  */
void FTM_EdgeAlignedPWMInit(FTM_Type* FTMx, uint8_t FTM_Channel, uint8_t PWMEdgeSelect)
    /* disable counter */  
    FTMx->SC  = 0x0;                                    
    FTMx->MOD = FTM_MOD_INIT; 
    
    if(FTM_PWM_HIGHTRUEPULSE == PWMEdgeSelect)
    {
        /* Configure timers PWM High True Pulses */
        FTMx->CONTROLS[FTM_Channel].CnSC = FTM_CnSC_MSB_MASK | FTM_CnSC_ELSB_MASK;  
        FTMx->CONTROLS[FTM_Channel].CnV  = FTM_C0V_INIT + (FTM_Channel*(uint32_t)100); 
    }
    else
    {
        /* Configure timers for PWM Low True Pulses */
        FTMx->CONTROLS[FTM_Channel].CnSC = FTM_CnSC_MSB_MASK | FTM_CnSC_ELSA_MASK; 
        FTMx->CONTROLS[FTM_Channel].CnV  = FTM_C0V_INIT + (FTM_Channel*(uint32_t)100) ;
    }
}
 
 
/**
  * @brief  FTMxÖ¸¶¨Í¨µÀÖÐÐÄ¶ÔÆëPWMÅäÖÃ.
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @param  FTM_Channel: Ñ¡ÔñFTMͨµÀ.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM_CHANNEL0: FTMxͨµÀ0
  *            @arg FTM_CHANNEL1: FTMxͨµÀ1
  *            @arg FTM_CHANNEL2: FTMxͨµÀ2
  *            @arg FTM_CHANNEL3: FTMxͨµÀ3
  *            @arg FTM_CHANNEL4: FTMxͨµÀ4
  *            @arg FTM_CHANNEL5: FTMxͨµÀ5
  *            @arg FTM_CHANNEL6: FTMxͨµÀ6
  *            @arg FTM_CHANNEL7: FTMxͨµÀ7
  * @param  PWMEdgeSelect: ±ßÑØÑ¡Ôñ
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM_PWM_HIGHTRUEPULSE: Æ¥ÅäʱÇåÁãÊä³ö
  *            @arg FTM_PWM_LOWTRUEPULSE: Æ¥ÅäʱÖÃλÊä³ö
  * @retval None
  */
void FTM_CenterAlignedPWMInit(FTM_Type* FTMx, uint8_t FTM_Channel, uint8_t PWMEdgeSelect)
    /* disable counter */ 
    FTMx->SC  = 0x0;                                     
    FTMx->MOD = FTM_MOD_INIT; 
    
    FTMx->SC |= FTM_SC_CPWMS_MASK; 
    
    if(FTM_PWM_HIGHTRUEPULSE == PWMEdgeSelect)
    {
        /* Configure timers PWM High True Pulses */
        FTMx->CONTROLS[FTM_Channel].CnSC =  FTM_CnSC_ELSB_MASK; 
        FTMx->CONTROLS[FTM_Channel].CnV  = FTM_C0V_INIT + (FTM_Channel * (uint32_t)100); 
    }
    else
    {
        /* Configure timers for PWM Low True Pulses */
        FTMx->CONTROLS[FTM_Channel].CnSC =  FTM_CnSC_ELSA_MASK; 
        FTMx->CONTROLS[FTM_Channel].CnV  = FTM_C0V_INIT + (FTM_Channel * (uint32_t)100);
    }  
}
 
/**
  * @brief  FTMx×éºÏģʽPWMÅäÖÃ.
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @param  FTM_CombinePWMStruct: Ö¸ÏòFTM_CombinePWMTypeDefÅäÖÃ.
  * @retval None
  */
void FTM_CombinePWMPWMInit(FTM_Type* FTMx, const FTM_CombinePWMTypeDef *FTM_CombinePWMStruct)
    /* disable counter */  
    FTMx->SC  = 0x0;                                    
    FTMx->MOD = FTM_MOD_INIT; 
            
    FTMx->SC &= ~FTM_SC_CPWMS_MASK; 
    
    if(FTM_CombinePWMStruct->FTM_ChannelPair == FTM_CHANNELPAIR0)
    {
        FTMx->COMBINE &= ~(FTM_COMBINE_COMBINE0_MASK | FTM_COMBINE_COMP0_MASK | FTM_COMBINE_DTEN0_MASK | \
                            FTM_COMBINE_SYNCEN0_MASK | FTM_COMBINE_FAULTEN0_MASK);
        
        FTMx->COMBINE |= ((FTM_CombinePWMStruct->FTM_CombineEn) | \
                            (FTM_CombinePWMStruct->FTM_CompEn << FTM_COMBINE_COMP0_SHIFT)| \
                            (FTM_CombinePWMStruct->FTM_DeadtimeEn << FTM_COMBINE_DTEN0_SHIFT) | 
                            (FTM_CombinePWMStruct->FTM_SynchronizationEn << FTM_COMBINE_SYNCEN0_SHIFT)| \
                            (FTM_CombinePWMStruct->FTM_FaultControlEn << FTM_COMBINE_FAULTEN0_SHIFT));
    }
    else if(FTM_CombinePWMStruct->FTM_ChannelPair==FTM_CHANNELPAIR1)
    {
        FTMx->COMBINE &= ~(FTM_COMBINE_COMBINE1_MASK | FTM_COMBINE_COMP1_MASK | FTM_COMBINE_DTEN1_MASK | \
                            FTM_COMBINE_SYNCEN1_MASK | FTM_COMBINE_FAULTEN1_MASK);
        
        FTMx->COMBINE |= ((FTM_CombinePWMStruct->FTM_CombineEn << FTM_COMBINE_COMBINE1_SHIFT) | \
                            (FTM_CombinePWMStruct->FTM_CompEn << FTM_COMBINE_COMP1_SHIFT)| \
                            (FTM_CombinePWMStruct->FTM_DeadtimeEn << FTM_COMBINE_DTEN1_SHIFT) | 
                            (FTM_CombinePWMStruct->FTM_SynchronizationEn << FTM_COMBINE_SYNCEN1_SHIFT)| \
                            (FTM_CombinePWMStruct->FTM_FaultControlEn << FTM_COMBINE_FAULTEN1_SHIFT));
    }    
    else if(FTM_CombinePWMStruct->FTM_ChannelPair==FTM_CHANNELPAIR2)
    {
        FTMx->COMBINE &= ~(FTM_COMBINE_COMBINE2_MASK | FTM_COMBINE_COMP2_MASK | FTM_COMBINE_DTEN2_MASK | \
                            FTM_COMBINE_SYNCEN2_MASK | FTM_COMBINE_FAULTEN2_MASK);
        
        FTMx->COMBINE |= ((FTM_CombinePWMStruct->FTM_CombineEn << FTM_COMBINE_COMBINE2_SHIFT) | \
                            (FTM_CombinePWMStruct->FTM_CompEn << FTM_COMBINE_COMP2_SHIFT)| \
                            (FTM_CombinePWMStruct->FTM_DeadtimeEn << FTM_COMBINE_DTEN2_SHIFT) | 
                            (FTM_CombinePWMStruct->FTM_SynchronizationEn << FTM_COMBINE_SYNCEN2_SHIFT)| \
                            (FTM_CombinePWMStruct->FTM_FaultControlEn << FTM_COMBINE_FAULTEN2_SHIFT));
    }
    else
    {
        FTMx->COMBINE &= ~(FTM_COMBINE_COMBINE3_MASK | FTM_COMBINE_COMP3_MASK | FTM_COMBINE_DTEN3_MASK | \
                            FTM_COMBINE_SYNCEN3_MASK | FTM_COMBINE_FAULTEN3_MASK);
        
        FTMx->COMBINE |= ((FTM_CombinePWMStruct->FTM_CombineEn << FTM_COMBINE_COMBINE3_SHIFT) | \
                            (FTM_CombinePWMStruct->FTM_CompEn << FTM_COMBINE_COMP3_SHIFT)| \
                            (FTM_CombinePWMStruct->FTM_DeadtimeEn << FTM_COMBINE_DTEN3_SHIFT) | 
                            (FTM_CombinePWMStruct->FTM_SynchronizationEn << FTM_COMBINE_SYNCEN3_SHIFT)| \
                            (FTM_CombinePWMStruct->FTM_FaultControlEn << FTM_COMBINE_FAULTEN3_SHIFT));
    }
 
    if(FTM_PWM_HIGHTRUEPULSE == FTM_CombinePWMStruct->PWMEdgeSelect)
    {
        /* Configure timers PWM High True Pulses */
        FTMx->CONTROLS[FTM_CombinePWMStruct->FTM_ChannelPair].CnSC = FTM_CnSC_ELSB_MASK;  
        FTMx->CONTROLS[FTM_CombinePWMStruct->FTM_ChannelPair].CnV  = FTM_C0V_INIT + (FTM_CombinePWMStruct->FTM_ChannelPair*(uint32_t)100); 
        
        FTMx->CONTROLS[FTM_CombinePWMStruct->FTM_ChannelPair + (uint32_t)1].CnSC = FTM_CnSC_ELSB_MASK;  
        FTMx->CONTROLS[FTM_CombinePWMStruct->FTM_ChannelPair + (uint32_t)1].CnV  = FTM_C0V_INIT + ((FTM_CombinePWMStruct->FTM_ChannelPair+(uint32_t)1)*(uint32_t)100); 
    }
    else
    {
        /* Configure timers for PWM Low True Pulses */
        FTMx->CONTROLS[FTM_CombinePWMStruct->FTM_ChannelPair].CnSC = FTM_CnSC_ELSA_MASK; 
        FTMx->CONTROLS[FTM_CombinePWMStruct->FTM_ChannelPair].CnV  = FTM_C0V_INIT + (FTM_CombinePWMStruct->FTM_ChannelPair* (uint32_t)100);
        
        FTMx->CONTROLS[FTM_CombinePWMStruct->FTM_ChannelPair + (uint32_t)1].CnSC = FTM_CnSC_ELSA_MASK; 
        FTMx->CONTROLS[FTM_CombinePWMStruct->FTM_ChannelPair + (uint32_t)1].CnV  = FTM_C0V_INIT + ((FTM_CombinePWMStruct->FTM_ChannelPair+ (uint32_t)1)* (uint32_t)100) ;         
    }  
}
 
 
/**
  * @brief  FTMxPWM³õʼ»¯
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @param  PWMModeSelect: Ñ¡Ôñpwmģʽ.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM_PWMMODE_EDGEALLIGNED: ±ßÑØ¶ÔÆëģʽ
  *            @arg FTM_PWMMODE_CENTERALLIGNED: ÖÐÐÄģʽ¶ÔÆë
  *            @arg FTM_PWMMODE_COMBINE: ×éºÏģʽ
  * @param  PWMEdgeSelect: ±ßÑØÑ¡Ôñ
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM_PWM_HIGHTRUEPULSE: Æ¥ÅäʱÇåÁãÊä³ö
  *            @arg FTM_PWM_LOWTRUEPULSE: Æ¥ÅäʱÖÃλÊä³ö
  * @retval None
  */
void FTM_PWMInit(FTM_Type* FTMx, uint8_t PWMModeSelect, uint8_t PWMEdgeSelect)
{
    uint8_t channels, i;
 
    /* channels num */
    if (FTM0 == FTMx)
    {
        channels = 2;
    }
    else if(FTM1 == FTMx)
    {
        channels = 2;
    }        
    else
    {
        channels = 6;
    }
    /* disable counter */ 
    FTMx->SC  = 0x0;                                     
    FTMx->MOD = FTM_MOD_INIT; 
     
    /* enable CPWM */
    if(FTM_PWMMODE_CENTERALLIGNED == PWMModeSelect)  
    {
        FTMx->SC |= FTM_SC_CPWMS_MASK; 
    }
    /* enable combine pwm mode */
    else if(FTM_PWMMODE_COMBINE == PWMModeSelect)
    {
        FTMx->MODE    |= FTM_MODE_WPDIS_MASK | FTM_MODE_SYNCLOADEN_MASK;
        FTMx->COMBINE = FTM_COMBINE_COMBINE0_MASK | FTM_COMBINE_COMP0_MASK | FTM_COMBINE_SYNCEN0_MASK | FTM_COMBINE_DTEN0_MASK |
                                        FTM_COMBINE_COMBINE1_MASK | FTM_COMBINE_COMP1_MASK | FTM_COMBINE_SYNCEN1_MASK | FTM_COMBINE_DTEN1_MASK |
                                        FTM_COMBINE_COMBINE2_MASK | FTM_COMBINE_COMP2_MASK | FTM_COMBINE_SYNCEN2_MASK | FTM_COMBINE_DTEN2_MASK ;     
        FTMx->SC &= ~FTM_SC_CPWMS_MASK; 
    }
    else
    {
        FTMx->SC &= ~FTM_SC_CPWMS_MASK;
    }
    
    if(FTM_PWM_HIGHTRUEPULSE == PWMEdgeSelect)
    {
        /* Configure timers PWM High True Pulses */
        for(i=0; i<channels; i++)
        {
                FTMx->CONTROLS[i].CnSC = FTM_CnSC_MSB_MASK | FTM_CnSC_ELSB_MASK;  
                FTMx->CONTROLS[i].CnV  = FTM_C0V_INIT + (i*(uint32_t)100); 
        }
    }
    else
    {
        /* Configure timers for PWM Low True Pulses */
        for(i=0; i<channels; i++) 
        {
                FTMx->CONTROLS[i].CnSC = FTM_CnSC_MSB_MASK | FTM_CnSC_ELSA_MASK; 
                FTMx->CONTROLS[i].CnV  = FTM_C0V_INIT + (i*(uint32_t)100); 
        }
    }  
}
 
/**
  * @brief  FTMxÊäÈë²¶»ñ³õʼ»¯
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @param  FTM_Channel: Ñ¡ÔñFTMͨµÀ.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM_CHANNEL0: FTMxͨµÀ0
  *            @arg FTM_CHANNEL1: FTMxͨµÀ1
  *            @arg FTM_CHANNEL2: FTMxͨµÀ2
  *            @arg FTM_CHANNEL3: FTMxͨµÀ3
  *            @arg FTM_CHANNEL4: FTMxͨµÀ4
  *            @arg FTM_CHANNEL5: FTMxͨµÀ5
  *            @arg FTM_CHANNEL6: FTMxͨµÀ6
  *            @arg FTM_CHANNEL7: FTMxͨµÀ7
  * @param  CaptureMode: Ñ¡Ôñ²¶»ñ±ßÑØ.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM_INPUTCAPTURE_RISINGEDGE: ÉÏÉýÑØ²¶»ñ
  *            @arg FTM_INPUTCAPTURE_FALLINGEDGE: Ï½µÑز¶»ñ
  *            @arg FTM_INPUTCAPTURE_BOTHEDGE: Ë«±ßÑØ²¶»ñ
  * @retval None
  */
void FTM_InputCaptureInit(FTM_Type* FTMx, uint8_t FTM_Channel, uint8_t CaptureMode)
{
    FTMx->SC  = 0x0;     /* disable counter */ 
    FTMx->MOD = 0xFFFF;  /* free running */
    
    /* enable interrupt, Capture on rising edge */
    if(FTM_INPUTCAPTURE_RISINGEDGE == CaptureMode)        
    {
        FTMx->CONTROLS[FTM_Channel].CnSC = FTM_CnSC_CHIE_MASK | FTM_CnSC_ELSA_MASK;
    }
    
    /* Capture on falling edge */
    else if(FTM_INPUTCAPTURE_FALLINGEDGE == CaptureMode)  
    {
        FTMx->CONTROLS[FTM_Channel].CnSC = FTM_CnSC_CHIE_MASK | FTM_CnSC_ELSB_MASK;
    }
    
    /* Capture on rising or falling edge */
    else
    {
        FTMx->CONTROLS[FTM_Channel].CnSC = FTM_CnSC_CHIE_MASK | FTM_CnSC_ELSA_MASK | FTM_CnSC_ELSB_MASK;       
    }
}
 
 
/**
  * @brief  FTMxË«ÑØ²¶»ñ³õʼ»¯
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @param  FTM_DualEdgeStruct: Ö¸ÏòFTM_DualEdgeCaptureTypeDefÅäÖÃ.
  * @retval None
  */
void FTM_DualEdgeCaptureInit(FTM_Type* FTMx, const FTM_DualEdgeCaptureTypeDef* FTM_DualEdgeStruct)
    /* diable counter */     
    FTMx->SC    = 0x0;                  
    FTMx->MOD   = 0xFFFF;
 
    /* DECAPEN = 1,  ChannelPair/2 * 8 */
    FTMx->COMBINE |=  ((uint32_t)(FTM_COMBINE_DECAPEN0_MASK) << (FTM_DualEdgeStruct->FTM_ChannelPair * 4u)); 
 
    /* CH(n)F and CH(n+1)F bits must be cleared first */
    FTMx->CONTROLS[FTM_DualEdgeStruct->FTM_ChannelPair].CnSC &= ~FTM_CnSC_CHF_MASK;       
    FTMx->CONTROLS[FTM_DualEdgeStruct->FTM_ChannelPair + (uint8_t)1].CnSC &= ~FTM_CnSC_CHF_MASK;
 
    /* oneshot mode */
    if(FTM_INPUTCAPTURE_DUALEDGE_ONESHOT == FTM_DualEdgeStruct->FTM_CaptureMode)          
    {
        FTMx->CONTROLS[FTM_DualEdgeStruct->FTM_ChannelPair].CnSC &= ~FTM_CnSC_MSA_MASK;
        FTMx->CONTROLS[FTM_DualEdgeStruct->FTM_ChannelPair + (uint8_t)1].CnSC &= ~FTM_CnSC_MSA_MASK;
    }
    /* continuouse mode */
    else
    {
        FTMx->CONTROLS[FTM_DualEdgeStruct->FTM_ChannelPair].CnSC |= FTM_CnSC_MSA_MASK;
        FTMx->CONTROLS[FTM_DualEdgeStruct->FTM_ChannelPair + (uint8_t)1u].CnSC |= FTM_CnSC_MSA_MASK;
    }
 
    /* select detec edge */
    FTMx->CONTROLS[FTM_DualEdgeStruct->FTM_ChannelPair].CnSC |= (FTM_DualEdgeStruct->FTM_Channel_N_Edge << (uint8_t)2);   
    FTMx->CONTROLS[FTM_DualEdgeStruct->FTM_ChannelPair + (uint8_t)1].CnSC |= (FTM_DualEdgeStruct->FTM_Channel_Np1_Edge << (uint8_t)2);   
 
    FTMx->COMBINE |= ((uint32_t)FTM_COMBINE_DECAP0_MASK << (FTM_DualEdgeStruct->FTM_ChannelPair * 4u)); 
}
 
/**
  * @brief  FTMxÊä³ö±È½Ï³õʼ»¯
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @param  FTM_Channel: Ñ¡ÔñFTMͨµÀ.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM_CHANNEL0: FTMxͨµÀ0
  *            @arg FTM_CHANNEL1: FTMxͨµÀ1
  *            @arg FTM_CHANNEL2: FTMxͨµÀ2
  *            @arg FTM_CHANNEL3: FTMxͨµÀ3
  *            @arg FTM_CHANNEL4: FTMxͨµÀ4
  *            @arg FTM_CHANNEL5: FTMxͨµÀ5
  *            @arg FTM_CHANNEL6: FTMxͨµÀ6
  *            @arg FTM_CHANNEL7: FTMxͨµÀ7
  * @param  CompareMode: Ñ¡Ôñ±È½Ï±ßÑØ
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM_OUTPUT_TOGGLE: Æ¥ÅäʱÇл»Êä³ö
  *            @arg FTM_OUTPUT_CLEAR: Æ¥ÅäʱÇåÁãÊä³ö
  *            @arg FTM_OUTPUT_SET: Æ¥ÅäʱÖÃλÊä³ö
  * @retval None
  */
void FTM_OutputCompareInit(FTM_Type* FTMx, uint8_t FTM_Channel, uint32_t CompareMode)
{
    FTM_WriteProtectDisable(FTMx );
    
    /* diable counter */
    FTMx->SC  = 0x0;                                                                    
    FTMx->MOD = FTM_MOD_INIT; 
    
    /* select detec edge */
    FTMx->CONTROLS[FTM_Channel].CnSC = (FTM_CnSC_MSA_MASK | (CompareMode << (uint8_t)2u));    
    FTMx->CONTROLS[FTM_Channel].CnV  = FTM_C0V_INIT;
}
 
/**
  * @brief  Ê¹ÄÜFTMÒç³öÖжÏ.
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @param  NewState:FTMxÒç³öÖжÏÊÇ·ñʹÄÜ.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg ENABLE: Ê¹ÄÜFTMxÒç³öÖжÏ
  *            @arg DISABLE: Ê§ÄÜFTMxÒç³öÖжÏ
  * @retval None
  */
void FTM_OverflowITCmd(FTM_Type* FTMx, FunctionalState NewState)
{
    if (NewState != DISABLE)
    {
        /* first clear the Timer Overflow flag */
        if((FTMx->SC & FTM_SC_TOF_MASK) == FTM_SC_TOF_MASK)
        {
            FTMx->SC &= ~FTM_SC_TOF_MASK;
        } 
            /* Enable the Timer Overflow interrupt function */
        FTMx->SC |= FTM_SC_TOIE_MASK;
    }
    else
    {
        /* Disable the Timer Overflow interrupt function */
        FTMx->SC &= ~FTM_SC_TOIE_MASK;
    }
}
 
/**
  * @brief »ñÈ¡Òç³ö±ê־״̬.
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @retval µ±Ç°×´Ì¬(TRUE or FALSE) 
  */
FlagStatus FTM_GetOverFlowFlag(const FTM_Type* FTMx)
{
  return ((FTMx->SC & FTM_SC_TOF_MASK) == FTM_SC_TOF_MASK);
}
 
 
/**
  * @brief  Ê¹ÄÜFTMͨµÀ¶ÔÖÐCV ¼Ä´æÆ÷ͬ²½.
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *           Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *                  @arg FTM0: FTM0ÍâÉè
  *                  @arg FTM1: FTM1ÍâÉè
  *                  @arg FTM2: FTM2ÍâÉè
  * @param  FTM_ ChannelPair: Ñ¡ÔñFTMͨµÀ¶Ô.
  *           Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *                  @arg FTM_CHANNELPAIR0: FTMxͨµÀ¶Ô0
  *                  @arg FTM_CHANNELPAIR1: FTMxͨµÀ¶Ô1
  *                  @arg FTM_CHANNELPAIR2: FTMxͨµÀ¶Ô2
  *                  @arg FTM_CHANNELPAIR3: FTMxͨµÀ¶Ô3
  * @param  NewState:ÊÇ·ñʹÄÜͨµÀ¶ÔÖÐCV¼Ä´æÆ÷ͬ²½.
  *           Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *                  @arg ENABLE: Ê¹ÄÜCV¼Ä´æÆ÷ͬ²½
  *                  @arg DISABLE: Ê§ÄÜCV¼Ä´æÆ÷ͬ²½
 
  * @retval None
  */
void FTM_CVSyncEnable(FTM_Type* FTMx,uint8_t FTM_ChannelPair,FunctionalState State)
{
    if(State == ENABLE)
    {
        if(FTM_ChannelPair == FTM_CHANNELPAIR0)
        {
            FTMx->COMBINE |= FTM_COMBINE_SYNCEN0_MASK;
        }
        else if(FTM_ChannelPair == FTM_CHANNELPAIR1)
        {
            FTMx->COMBINE |= FTM_COMBINE_SYNCEN1_MASK;
        }
        else if(FTM_ChannelPair == FTM_CHANNELPAIR2)
        {
            FTMx->COMBINE |= FTM_COMBINE_SYNCEN2_MASK;
        }
        else
        {
            FTMx->COMBINE |= FTM_COMBINE_SYNCEN3_MASK;
        }
    }
    else
    {
        if(FTM_ChannelPair == FTM_CHANNELPAIR0)
        {
            FTMx->COMBINE &= ~FTM_COMBINE_SYNCEN0_MASK;
        }
        else if(FTM_ChannelPair == FTM_CHANNELPAIR1)
        {
            FTMx->COMBINE &= ~FTM_COMBINE_SYNCEN1_MASK;
        }
        else if(FTM_ChannelPair == FTM_CHANNELPAIR2)
        {
            FTMx->COMBINE &= ~FTM_COMBINE_SYNCEN2_MASK;
        }
        else
        {
            FTMx->COMBINE &= ~FTM_COMBINE_SYNCEN3_MASK;
        }
    }
}
 
/**
  * @brief  Çå³ýFTMxÒç³ö±êÖ¾.
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @retval None
  */
void FTM_ClrOverFlowFlag(FTM_Type* FTMx)
{
    if((FTMx->SC & FTM_SC_TOF_MASK) == FTM_SC_TOF_MASK)
    {
        FTMx->SC &= ~FTM_SC_TOF_MASK;
    }
}
 
/**
  * @brief  »ñÈ¡CNTÖµ.
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @retval ·µ»ØCNTµÄÖµ.
  */
uint16_t FTM_GetCountValue(const FTM_Type* FTMx)
{
    return (uint16_t)FTMx->CNT;
}
 
/**
  * @brief  ÉèÖÃMODÖµ.
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @param  ModValue: É趨MODÖµ.
  * @retval None
  */
void FTM_SetModValue(FTM_Type* FTMx, uint16_t ModValue)
{
    FTMx->CNT = 0;
    FTMx->MOD = ModValue;
}
 
/**
  * @brief  ÉèÖÃCNTINÖµ.
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @retval None
  */
void FTM_SetCountInitValue(FTM_Type* FTMx, uint16_t InitialValue)
{
    FTMx->CNTIN = InitialValue;
}
 
/**
  * @brief  FTMxͨµÀÖжÏʹÄÜ
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @param  FTM_Channel: Ñ¡ÔñFTMͨµÀ.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM_CHANNEL0: FTMxͨµÀ0
  *            @arg FTM_CHANNEL1: FTMxͨµÀ1
  *            @arg FTM_CHANNEL2: FTMxͨµÀ2
  *            @arg FTM_CHANNEL3: FTMxͨµÀ3
  *            @arg FTM_CHANNEL4: FTMxͨµÀ4
  *            @arg FTM_CHANNEL5: FTMxͨµÀ5
  *            @arg FTM_CHANNEL6: FTMxͨµÀ6
  *            @arg FTM_CHANNEL7: FTMxͨµÀ7
  * @param  NewState: FTMxÏàӦͨµÀÖжÏÊÇ·ñʹÄÜ.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg ENABLE: Ê¹ÄÜFTMxͨµÀÖжÏ
  *            @arg DISABLE: Ê§ÄÜFTMxͨµÀÖжÏ
  * @retval None
  */
void FTM_ChannelIntCmd(FTM_Type* FTMx, uint8_t FTM_Channel, FunctionalState NewState)
{
  if (NewState != DISABLE)
  {
        /* Enable the channel interrupt function */
        FTMx->CONTROLS[FTM_Channel].CnSC |= FTM_CnSC_CHIE_MASK;
  }
  else
  {
    /* Disable the channel interrupt function */
    FTMx->CONTROLS[FTM_Channel].CnSC &= ~FTM_CnSC_CHIE_MASK;
  }
    
}
 
/**
  * @brief  FTM»ñȡͨµÀ±êÖ¾
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @param  FTM_Channel: Ñ¡ÔñFTMͨµÀ.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM_CHANNEL0: FTMxͨµÀ0
  *            @arg FTM_CHANNEL1: FTMxͨµÀ1
  *            @arg FTM_CHANNEL2: FTMxͨµÀ2
  *            @arg FTM_CHANNEL3: FTMxͨµÀ3
  *            @arg FTM_CHANNEL4: FTMxͨµÀ4
  *            @arg FTM_CHANNEL5: FTMxͨµÀ5
  *            @arg FTM_CHANNEL6: FTMxͨµÀ6
  *            @arg FTM_CHANNEL7: FTMxͨµÀ7
  * @retval ·µ»ØÍ¨µÀ±êÖ¾.
  */
FlagStatus FTM_GetChannelFlag(const FTM_Type* FTMx, uint8_t FTM_Channel)
{
  return ((FTMx->CONTROLS[FTM_Channel].CnSC & FTM_CnSC_CHF_MASK) == FTM_CnSC_CHF_MASK);
}
 
/**
  * @brief  FTMÇå³ýͨµÀ±êÖ¾
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @param  FTM_Channel: Ñ¡ÔñFTMͨµÀ.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM_CHANNEL0: FTMxͨµÀ0
  *            @arg FTM_CHANNEL1: FTMxͨµÀ1
  *            @arg FTM_CHANNEL2: FTMxͨµÀ2
  *            @arg FTM_CHANNEL3: FTMxͨµÀ3
  *            @arg FTM_CHANNEL4: FTMxͨµÀ4
  *            @arg FTM_CHANNEL5: FTMxͨµÀ5
  *            @arg FTM_CHANNEL6: FTMxͨµÀ6
  *            @arg FTM_CHANNEL7: FTMxͨµÀ7
  * @retval None
  */
void FTM_ClrChannelFlag(FTM_Type* FTMx, uint8_t FTM_Channel)
{
    //Dummy read while CHF is set
    (void) FTMx->CONTROLS[FTM_Channel].CnSC; 
    FTMx->CONTROLS[FTM_Channel].CnSC &= ~FTM_CnSC_CHF_MASK;
}
 
/**
  * @brief  FTMÉèÖÃͨµÀÖµ
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @param  FTM_Channel: Ñ¡ÔñFTMͨµÀ.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM_CHANNEL0: FTMxͨµÀ0
  *            @arg FTM_CHANNEL1: FTMxͨµÀ1
  *            @arg FTM_CHANNEL2: FTMxͨµÀ2
  *            @arg FTM_CHANNEL3: FTMxͨµÀ3
  *            @arg FTM_CHANNEL4: FTMxͨµÀ4
  *            @arg FTM_CHANNEL5: FTMxͨµÀ5
  *            @arg FTM_CHANNEL6: FTMxͨµÀ6
  *            @arg FTM_CHANNEL7: FTMxͨµÀ7
  * @param  ChannelValue: É趨ͨµÀÖµ.
  * @retval None
  */
void FTM_SetChannelValue(FTM_Type* FTMx, uint8_t FTM_Channel, uint16_t ChannelValue)
{
    FTMx->CONTROLS[FTM_Channel].CnV = ChannelValue;
}
/**
  * @brief  FTM»ñȡͨµÀÖµ
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @param  FTM_Channel: Ñ¡ÔñFTMͨµÀ.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM_CHANNEL0: FTMxͨµÀ0
  *            @arg FTM_CHANNEL1: FTMxͨµÀ1
  *            @arg FTM_CHANNEL2: FTMxͨµÀ2
  *            @arg FTM_CHANNEL3: FTMxͨµÀ3
  *            @arg FTM_CHANNEL4: FTMxͨµÀ4
  *            @arg FTM_CHANNEL5: FTMxͨµÀ5
  *            @arg FTM_CHANNEL6: FTMxͨµÀ6
  *            @arg FTM_CHANNEL7: FTMxͨµÀ7
  * @retval Í¨µÀÖµ
  */
uint16_t FTM_GetChannelValue(const FTM_Type* FTMx, uint8_t FTM_Channel )
{
    return (uint16_t)FTMx->CONTROLS[FTM_Channel].CnV;
}
/**
  * @brief »ñÈ¡ËùÓÐͨµÀÒç³ö±êÖ¾.
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @retval ·µ»ØËùÓÐͨµÀ±êÖ¾.
  */
uint32_t FTM_GetStatusRegFlag(const FTM_Type* FTMx)
{
  return (FTMx->STATUS & 0xFFu);
}
 
/**
  * @brief Çå³ýËùÓÐͨµÀÒç³ö±êÖ¾.
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @retval None
  */
void FTM_ClrStatusRegFlag(FTM_Type* FTMx)
{
    if((FTMx->STATUS & 0xFFu) != 0u)
    {
        FTMx->STATUS = 0x00;
    }
}
 
/**
  * @brief µÃµ½Ö¸¶¨Í¨µÀÒç³ö±êÖ¾.
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @param  FTM_Channel: Ñ¡ÔñFTMͨµÀ.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM_CHANNEL0: FTMxͨµÀ0
  *            @arg FTM_CHANNEL1: FTMxͨµÀ1
  *            @arg FTM_CHANNEL2: FTMxͨµÀ2
  *            @arg FTM_CHANNEL3: FTMxͨµÀ3
  *            @arg FTM_CHANNEL4: FTMxͨµÀ4
  *            @arg FTM_CHANNEL5: FTMxͨµÀ5
  *            @arg FTM_CHANNEL6: FTMxͨµÀ6
  *            @arg FTM_CHANNEL7: FTMxͨµÀ7
  * @retval ·µ»ØËùÓÐͨµÀ±êÖ¾.
  */
FlagStatus FTM_GetStatusChannelFlag(const FTM_Type* FTMx, uint8_t ChannelFlag)
{
    uint32_t flag;
    
    /* Get all the channel flags */
    flag = FTMx->STATUS ;
    
    /* get the selected channel flag */
    return ((flag &((uint32_t)1<<ChannelFlag))  == ((uint32_t)1<<ChannelFlag));
}
 
/**
  * @brief  Çå³ýÖ¸¶¨Í¨µÀÒç³ö±êÖ¾.
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @param  FTM_Channel: Ñ¡ÔñFTMͨµÀ.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM_CHANNEL0: FTMxͨµÀ0
  *            @arg FTM_CHANNEL1: FTMxͨµÀ1
  *            @arg FTM_CHANNEL2: FTMxͨµÀ2
  *            @arg FTM_CHANNEL3: FTMxͨµÀ3
  *            @arg FTM_CHANNEL4: FTMxͨµÀ4
  *            @arg FTM_CHANNEL5: FTMxͨµÀ5
  *            @arg FTM_CHANNEL6: FTMxͨµÀ6
  *            @arg FTM_CHANNEL7: FTMxͨµÀ7
  * @retval None
  */
void FTM_ClrStatusChannelFlag(FTM_Type* FTMx, uint8_t ChannelFlag)
{
    if((FTMx->STATUS & ((uint32_t)1<<ChannelFlag)) != 0u)
    {
        FTMx->STATUS &= ~((uint32_t)1<<ChannelFlag);
    }
}
 
/**
  * @brief Ê¹ÄÜ´íÎóÖжÏ.
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @param  NewState: ´íÎóÖжÏÊÇ·ñʹÄÜ
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg ENABLE: Ê¹ÄÜFTMx´íÎóÖжÏ
  *            @arg DISABLE: Ê§ÄÜFTMx´íÎóÖжÏ
  * @retval None
  */
void FTM_FaultITCmd(FTM_Type* FTMx, FunctionalState NewState)
{
    if (NewState != DISABLE)
    {
        /* Enable the fault interrupt  */
        FTMx->MODE |= FTM_MODE_FAULTIE_MASK;
    }
    else
    {
        /* Disable the fault interrupt  */
        FTMx->MODE &= ~FTM_MODE_FAULTIE_MASK;
    }
}
 
/**
  * @brief ¶¨ÒåFTM´íÎó¿ØÖÆÄ£Ê½.
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @param  FTM_FaultControlModeDef: Ñ¡Ôñ´íÎó¿ØÖÆÄ£Ê½.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM_ALLDISABLE: ËùÓÐͨµÀ½ûÓùÊÕÏ
  *            @arg FTM_EVENENABLE_MANUALCLEAR: Å¼ÊýͨµÀʹÄܹÊÕÏ¿ØÖÆ£¬ÊÖ¶¯¹ÊÕÏÇåÁã.
  *            @arg FTM_ALLENABLE_MANUALCLEAR: ËùÓÐͨµÀʹÄܹÊÕÏ¿ØÖÆ£¬ÊÖ¶¯¹ÊÕÏÇåÁã.
  *            @arg FTM_ALLENABLE_AUTOCLEAR: ËùÓÐͨµÀʹÄܹÊÕÏ¿ØÖÆ£¬×Ô¶¯¹ÊÕÏÇåÁã.
  * @retval None
  */
void FTM_SetFaultControlMode(FTM_Type* FTMx, FTM_FaultControlModeDef FTM_FaultControlMode)
{    
    FTMx->MODE &= ~FTM_MODE_FAULTM_MASK;
    
    FTMx->MODE |= ((uint32_t)FTM_FaultControlMode << FTM_MODE_FAULTM_SHIFT);
}
 
/**
  * @brief Ê¹Äܲ¶»ñ²âÊÔģʽ.
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @param  NewState: ²¶»ñ²âÊÔÊÇ·ñʹÄÜ
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg ENABLE: Ê¹ÄÜFTMx²¶»ñ²âÊÔ
  *            @arg DISABLE: Ê§ÄÜFTMx²¶»ñ²âÊÔ
  * @retval None
  */
void FTM_CaptureTestCmd(FTM_Type* FTMx, FunctionalState NewState)
{    
    if (NewState != DISABLE)
    {
        /* Enable the CAPTEST function */
        FTMx->MODE |= FTM_MODE_CAPTEST_MASK;
    }
    else
    {
        /* Disable the CAPTEST function */
        FTMx->MODE &= ~FTM_MODE_CAPTEST_MASK;
    }    
}
 
/**
  * @brief Ñ¡ÔñPWMͬ²½Èí¼þ´¥·¢.
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @param  NewState: PWMͬ²½Èí¼þ´¥·¢ÊÇ·ñʹÄÜ
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg ENABLE: Ê¹ÄÜFTMxµÄPWMͬ²½Èí¼þ´¥·¢
  *            @arg DISABLE: Ê§ÄÜFTMxµÄPWMͬ²½Èí¼þ´¥·¢
  * @retval None
  */
void FTM_SoftwareSync(FTM_Type* FTMx, FunctionalState NewState)
{
    if (NewState != DISABLE)
    {
        /* Enable the SWSYNC function */
        FTMx->SYNC |= FTM_SYNC_SWSYNC_MASK;
    }
    else
    {
        /* Disable the SWSYNC function */
        FTMx->SYNC &= ~FTM_SYNC_SWSYNC_MASK;
    }        
}
 
/**
  * @brief Ñ¡ÔñPWMͬ²½Ó²¼þ´¥·¢.
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @param  TriggerN: Í¬²½´¥·¢ÐźÅÑ¡Ôñ
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM_SYNC_TRIGGER_TRIGGER0: Tigger0 synchronization
  *            @arg FTM_SYNC_TRIGGER_TRIGGER1: Tigger1 synchronization
  *            @arg FTM_SYNC_TRIGGER_TRIGGER2: Tigger2 synchronization
  * @param  NewState: PWMͬ²½Ó²¼þ´¥·¢ÊÇ·ñʹÄÜ
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg ENABLE: Ê¹ÄÜFTMxµÄPWMͬ²½Ó²¼þ´¥·¢
  *            @arg DISABLE: Ê§ÄÜFTMxµÄPWMͬ²½Ó²¼þ´¥·¢
  * @retval None
  */
void FTM_HardwareSync(FTM_Type* FTMx, uint8_t TriggerN, FunctionalState NewState)
{
    if (NewState != DISABLE)
    {
        /* Enable the selected Trigger */
        FTMx->SYNC |= ((uint32_t)TriggerN);
    }
    else
    {
        /* Disable the selected Trigger */
        FTMx->SYNC &= ~((uint32_t)TriggerN);
    }
}
 
/**
  * @brief Ñ¡ÔñSWOCTRL/INVCTRL/OUTMASK/MOD, CNTINºÍCV/CNTͬ²½.
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @param  TriggerType: ´¥·¢Ä£Ê½Ñ¡Ôñ.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM_SYNCONF_SWTRIGGER: Èí¼þ´¥·¢Ä£Ê½
  *            @arg FTM_SYNCONF_HWTRIGGER: Ó²¼þ´¥·¢Ä£Ê½
  * @param  RegType: ¼Ä´æÆ÷ͬ²½¿ØÖÆ.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM_SYNCONF_CNTREG: CNT¼Ä´æÆ÷ͬ²½
  *            @arg FTM_SYNCONF_MODCNTINCVREG: MOD¡¢CNTINºÍCV¼Ä´æÆ÷ͬ²½
  *            @arg FTM_SYNCONF_OUTMASKREG: OUTMASK ¼Ä´æÆ÷ͬ²½
  *            @arg FTM_SYNCONF_INVCTRLREG: INVCTRL¼Ä´æÆ÷ͬ²½
  *            @arg FTM_SYNCONF_SWOCTRLREG: SWOCTRL¼Ä´æÆ÷ͬ²½
  * @param  NewState: Í¬²½ÊÇ·ñʹÄÜ.
  *            @arg ENABLE: Ê¹ÄÜFTMxµÄPWMͬ²½Ó²¼þ´¥·¢
  *            @arg DISABLE: Ê§ÄÜFTMxµÄPWMͬ²½Ó²¼þ´¥·¢
  * @retval None
  */
void FTM_RegSyncCmd(FTM_Type* FTMx, uint8_t TriggerType, uint8_t RegType, FunctionalState NewState)
{
    uint32_t tempvalue;
    
    if(TriggerType == FTM_SYNCONF_SWTRIGGER)
    {
        tempvalue= ((uint32_t)0x100 << RegType);
        
        if (NewState != DISABLE)
        {
            /* Enable the software trigger activate synchronization. */
            FTMx->SYNCONF |= tempvalue;
        }
        else
        {
            /* Disable the software trigger activate synchronization. */
            FTMx->SYNCONF &= ~tempvalue;
        }
    }
    else
    {
        tempvalue= ((uint32_t)0x10000 << RegType);
        
        if (NewState != DISABLE)
        {
            /* Enable the hardware trigger activate synchronization. */
            FTMx->SYNCONF |= tempvalue;
        }
        else
        {
            /* Disable the hardware trigger activate synchronization. */
            FTMx->SYNCONF &= ~tempvalue;
        }
    }
}
 
/**
  * @brief  OUTMASK¼Ä´æÆ÷ͬ²½
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @param  update:ͬ²½Ä£Ê½Ñ¡Ôñ
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM_UPDATE_RISINGCLK: ¼Ä´æÆ÷ÔÚËùÓÐϵͳµÄÉÏÉýÑØ½øÐÐͬ²½¸üÐÂ
  *            @arg FTM_UPDATE_PWMSYNC: ¼Ä´æÆ÷½öͨ¹ýPWMͬ²½¸üÐÂ
  * @retval None
  */
void FTM_OutMaskSync(FTM_Type* FTMx,  uint8_t update)
{
    if(FTM_UPDATE_PWMSYNC==update)
    {
        /* updated with the value of its buffer only by the PWM synchronization. */
        FTMx->SYNC |= FTM_SYNC_SYNCHOM_MASK;
    }
    else
    {
        /* updated with the value of its buffer in all rising edges of the system clock. */        
        FTMx->SYNC &= ~FTM_SYNC_SYNCHOM_MASK;
    }
}
 
/**
  * @brief CNTIN¼Ä´æÆ÷ͬ²½
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @param  update:ͬ²½¸üÐÂģʽѡÔñ
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM_UPDATE_RISINGCLK: ¼Ä´æÆ÷ÔÚËùÓÐϵͳµÄÉÏÉýÑØ½øÐÐͬ²½¸üÐÂ
  *            @arg FTM_UPDATE_PWMSYNC: ¼Ä´æÆ÷½öͨ¹ýPWMͬ²½¸üÐÂ
  * @retval None
  */
void FTM_CNTINCSync(FTM_Type* FTMx,  uint8_t update)
{
    if(FTM_UPDATE_PWMSYNC==update)
    {
        /* updated with the value of its buffer only by the PWM synchronization. */        
        FTMx->SYNCONF |= FTM_SYNCONF_CNTINC_MASK;
    }
    else
    {
        /* updated with the value of its buffer in all rising edges of the system clock. */                
        FTMx->SYNCONF &= ~FTM_SYNCONF_CNTINC_MASK;
    }
}
 
/**
  * @brief INVCTRL¼Ä´æÆ÷ͬ²½.
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @param  update:ͬ²½¸üÐÂģʽѡÔñ
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM_UPDATE_RISINGCLK: ¼Ä´æÆ÷ÔÚËùÓÐϵͳµÄÉÏÉýÑØ½øÐÐͬ²½¸üÐÂ
  *            @arg FTM_UPDATE_PWMSYNC: ¼Ä´æÆ÷½öͨ¹ýPWMͬ²½¸üÐÂ
  * @retval None
  */
void FTM_INVCSync(FTM_Type* FTMx,  uint8_t update)
{
    if(FTM_UPDATE_PWMSYNC==update)
    {
        /* updated with the value of its buffer only by the PWM synchronization. */            
        FTMx->SYNCONF |= FTM_SYNCONF_INVC_MASK;
    }
    else
    {
        /* updated with the value of its buffer in all rising edges of the system clock. */                
        FTMx->SYNCONF &= ~FTM_SYNCONF_INVC_MASK;
    }
}
 
/**
  * @brief SWOCTRL¼Ä´æÆ÷ͬ²½.
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @param  update:ͬ²½¸üÐÂģʽѡÔñ
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM_UPDATE_RISINGCLK: ¼Ä´æÆ÷ÔÚËùÓÐϵͳµÄÉÏÉýÑØ½øÐÐͬ²½¸üÐÂ
  *            @arg FTM_UPDATE_PWMSYNC: ¼Ä´æÆ÷½öͨ¹ýPWMͬ²½¸üÐÂ
  * @retval None
  */
void FTM_SWOCSync(FTM_Type* FTMx,  uint8_t update)
{
    if(FTM_UPDATE_PWMSYNC==update)
    {
        /* updated with the value of its buffer only by the PWM synchronization. */            
        FTMx->SYNCONF |= FTM_SYNCONF_SWOC_MASK;
    }
    else
    {
        /* updated with the value of its buffer in all rising edges of the system clock. */        
        FTMx->SYNCONF &= ~FTM_SYNCONF_SWOC_MASK;
    }
}
 
/**
  * @brief Ñ¡ÔñPWMͬ²½Ä£Ê½.
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @param  mode:ģʽѡÔñ
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM_SYNCMODE_LEGACY: Ñ¡Ôñ´«Í³PWMͬ²½
  *            @arg FTM_SYNCMODE_ENHANCED: Ñ¡ÔñÔöÇ¿PWMͬ²½
  * @retval None
  */
void FTM_SetSyncMode(FTM_Type* FTMx,  uint8_t mode)
{
    if(FTM_SYNCMODE_ENHANCED == mode)
    {
        /* selecte Enhanced PWM synchronization */
        FTMx->SYNCONF |= FTM_SYNCONF_SYNCMODE_MASK;
    }
    else
    {
        /* selecte Legacy PWM synchronization . */
        FTMx->SYNCONF &= ~FTM_SYNCONF_SYNCMODE_MASK;
    }
}
 
/**
  * @brief FTMÈí¼þͬ²½´¥·¢ÀàÐÍ
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @param  type:ģʽѡÔñ
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
    *            @arg FTM_SOFTWARE_SYN_CNT: Èí¼þ´¥·¢¼¤»îFTM¼ÆÊýÆ÷ͬ²½
    *            @arg FTM_SOFTWARE_SYN_MOD_CNTIN_CV: Èí¼þ´¥·¢¼¤»îMOD¡¢CNTIN¡¢CV¼Ä´æÆ÷ͬ²½
    *            @arg FTM_SOFTWARE_SYN_OUTMASK: Èí¼þ´¥·¢¼¤»îÊä³öÆÁ±Îͬ²½
    *            @arg FTM_SOFTWARE_SYN_INVCTRL: Èí¼þ´¥·¢¼¤»î·´Ïà¿ØÖÆÍ¬²½
    *            @arg FTM_SOFTWARE_SYN_OUTCTRL: Èí¼þ´¥·¢¼¤»îÊä³ö¿ØÖÆÍ¬²½
  * @param  NewState: Èí¼þͬ²½¼¤»îģʽÊÇ·ñʹÄÜ.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg ENABLE: Ê¹ÄÜ
  *            @arg DISABLE: Ê§ÄÜ
  * @retval None
  */
void FTM_SoftSyncActivateTypeEnable(FTM_Type* FTMx,  uint32_t type, FunctionalState NewState)
{
    if(NewState != DISABLE)
    {
        FTMx->SYNCONF |= type;
    }
    else
    {
        FTMx->SYNCONF &= ~type;
    }
}
 
/**
  * @brief FTMÓ²¼þͬ²½´¥·¢ÀàÐÍ
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @param  type:ģʽѡÔñ
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
    *            @arg FTM_HARDWARE_SYN_CNT: Ó²¼þ´¥·¢¼¤»îFTM¼ÆÊýÆ÷ͬ²½
    *            @arg FTM_HARDWARE_SYN_MOD_CNTIN_CV: Ó²¼þ´¥·¢¼¤»îMOD¡¢CNTIN¡¢CV¼Ä´æÆ÷ͬ²½
    *            @arg FTM_HARDWARE_SYN_OUTMASK: Ó²¼þ´¥·¢¼¤»îÊä³öÆÁ±Îͬ²½
    *            @arg FTM_HARDWARE_SYN_INVCTRL: Ó²¼þ´¥·¢¼¤»î·´Ïà¿ØÖÆÍ¬²½
    *            @arg FTM_HARDWARE_SYN_OUTCTRL: Ó²¼þ´¥·¢¼¤»îÊä³ö¿ØÖÆÍ¬²½
  * @param  NewState: Ó²¼þͬ²½¼¤»îģʽÊÇ·ñʹÄÜ.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg ENABLE: ×î´ó¼ÓÔØµãʹÄÜ
  *            @arg DISABLE: ×î´ó¼ÓÔØµãʧÄÜ
  * @retval None
  */
void FTM_HardSyncActivateTypeEnable(FTM_Type* FTMx,  uint32_t type, FunctionalState NewState)
{
    if(NewState != DISABLE)
    {
        FTMx->SYNCONF |= type;
    }
    else
    {
        FTMx->SYNCONF &= ~type;
    }
}
    
 
 
/**
  * @brief Ñ¡ÔñPWMͬ²½Ä£Ê½.
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @param  mode:ģʽѡÔñ
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM_PWMSYNC_NORESTRICT: ¿ÉÓÃÓÚMOD,CnV,OUTMASKºÍFTM¼ÆÊýÆ÷ͬ²½µÄÈí¼þºÍÓ²¼þ´¥·¢
  *            @arg FTM_PWMSYNC_SWANDHW: Èí¼þ´¥·¢Ö»ÄÜÓÃÓÚMODºÍCnVͬ²½£¬Ó²¼þ´¥·¢Ö»ÄÜÓÃÓÚOUTMASKºÍFTM¼ÆÊýÆ÷ͬ²½
  * @retval None
  */
void FTM_SetPWMSyncMode(FTM_Type* FTMx,  uint8_t mode)
{
    if(FTM_PWMSYNC_SWANDHW == mode)
    {
        /* Software trigger can only be used by MOD and CnV synchronization, and hardware 
        triggers can only be used by OUTMASK and FTM counter synchronization */
        FTMx->MODE |= FTM_MODE_PWMSYNC_MASK;
    }
    else
    {
        /* Software and hardware triggers can be used by MOD, CnV, OUTMASK, and FTM
       counter synchronization. */
        FTMx->MODE &= ~FTM_MODE_PWMSYNC_MASK;
    }
}
 
/**
  * @brief Ñ¡ÔñÓ²¼þ´¥·¢Ä£Ê½.
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @param  mode:ģʽѡÔñ
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM_HWTRIGMODE_CLEAR: ¼ì²éµ½Ó²¼þ´¥·¢Ê±£¬FTMÇåÁãTRIGλ
  *            @arg FTM_HWTRIGMODE_UNCLEAR: ¼ì²éµ½Ó²¼þ´¥·¢Ê±£¬FTM²»ÇåÁãTRIGλ
  * @retval None
  */
void FTM_SetHardwareTriggerMode(FTM_Type* FTMx,  uint8_t mode)
{
    if(FTM_HWTRIGMODE_UNCLEAR == mode)
    {
        /* FTM does not clear the TRIGj bit when the hardware trigger j is detected, where j = 0, 1,2. */    
        FTMx->SYNCONF |= FTM_SYNCONF_HWTRIGMODE_MASK;
    }
    else
    {
        /* FTM clears the TRIGj bit when the hardware trigger j is detected, where j = 0, 1,2. */
        FTMx->SYNCONF &= ~FTM_SYNCONF_HWTRIGMODE_MASK;
    }
}
 
/**
  * @brief Ñ¡ÔñPWMͬ²½×î´óÔØÈë.
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @param  NewState: ×î´ó¼ÓÔØµãÊÇ·ñʹÄÜ.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg ENABLE: ×î´ó¼ÓÔØµãʹÄÜ
  *            @arg DISABLE: ×î´ó¼ÓÔØµãʧÄÜ
  * @retval None
  */
void FTM_CNTMAXCmd(FTM_Type* FTMx, FunctionalState NewState)
{
    if (NewState != DISABLE)
    {
        /* Enable the CNTMAX function */
        FTMx->SYNC |= FTM_SYNC_CNTMAX_MASK;
    }
    else
    {
        /* Disable the CNTMAX function */
        FTMx->SYNC &= ~FTM_SYNC_CNTMAX_MASK;
    }    
}
 
 
/**
  * @brief Ñ¡ÔñPWMͬ²½×îÐ¡ÔØÈë.
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @param  NewState: ×îС¼ÓÔØµãÊÇ·ñʹÄÜ.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg ENABLE: ×îС¼ÓÔØµãʹÄÜ
  *            @arg DISABLE: ×îС¼ÓÔØµãʧÄÜ
  * @retval None
  */
void FTM_CNTMINCmd(FTM_Type* FTMx, FunctionalState NewState)
{
    if (NewState != DISABLE)
    {
        /* Enable the CNTMIN function */
        FTMx->SYNC |= FTM_SYNC_CNTMIN_MASK;
    }
    else
    {
        /* Disable the CNTMIN function */
        FTMx->SYNC &= ~FTM_SYNC_CNTMIN_MASK;
    }    
}
 
/**
  * @brief FTM¼ÆÊýÆ÷ͬ²½ÖØÐÂÔ¤ÖÃ.
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @param  mode: ÖØÐ³õʼ»¯ÅäÖÃ
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM_REINIT_NORMALLY: Õý³£¼ÆÊý
  *            @arg FTM_REINIT_UPDATED: µ±¼ì²âµ½Ìض¨µÄ´¥·¢Ê±£¬FTM¼ÆÊýÆ÷ÒÔÆä³õʼֵ¸üÐÂ
  * @retval None
  */
void FTM_Reinitialization(FTM_Type* FTMx,  uint8_t mode)
{    
    if(FTM_REINIT_UPDATED == mode)
    {
        /* FTM counter is updated with its initial value when the selected trigger is detected. */
        FTMx->SYNC |= FTM_SYNC_REINIT_MASK;
    }
    else
    {
        /* FTM counter continues to count normally. */
        FTMx->SYNC &= ~FTM_SYNC_REINIT_MASK;
    }
}
 
/**
  * @brief Ñ¡Ôñ³õʼ»¯·¢ÉúʱͨµÀÊä³öÖµ.
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @param  initialvalue:³õʼ»¯Í¨µÀÊä³ö
  * @retval None
  */
void FTM_SetInitOut(FTM_Type* FTMx, uint8_t initialvalue)
{
    FTMx->OUTINIT = initialvalue;
    
    /* When a 1 is written to INIT bit the channels output is initialized according to 
    the state of their corresponding bit in the OUTINIT register.*/
    FTMx->MODE |= FTM_MODE_INIT_MASK;
}
 
/**
  * @brief Ö¸¶¨Í¨µÀÑ¡Ôñ³õʼ»¯·¢ÉúʱͨµÀÊä³öÖµ.
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @param  FTM_Channel: Ñ¡ÔñFTMͨµÀ.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM_CHANNEL0: FTMxͨµÀ0
  *            @arg FTM_CHANNEL1: FTMxͨµÀ1
  *            @arg FTM_CHANNEL2: FTMxͨµÀ2
  *            @arg FTM_CHANNEL3: FTMxͨµÀ3
  *            @arg FTM_CHANNEL4: FTMxͨµÀ4
  *            @arg FTM_CHANNEL5: FTMxͨµÀ5
  *            @arg FTM_CHANNEL6: FTMxͨµÀ6
  *            @arg FTM_CHANNEL7: FTMxͨµÀ7
  * @param  initialvalue:Ö¸¶¨Í¨µÀ³õʼ»¯Êä³ö
  * @retval None
  */
void FTM_SetChannelOutInitValue(FTM_Type* FTMx,uint8_t FTM_Channel, uint8_t initialvalue)
{
    uint32_t tempvalue;
 
    tempvalue = ((uint32_t)1<<FTM_Channel);
    
    if(initialvalue != (uint32_t)0)
    {
        /* The initialization value is 1. */
        FTMx->OUTINIT |= tempvalue;
    }
    else
    {
        /* The initialization value is 0. */
        FTMx->OUTINIT &= ~tempvalue;
    }
    
    /* When a 1 is written to INIT bit the channels output is initialized according to 
    the state of their corresponding bit in the OUTINIT register.*/
    FTMx->MODE |= FTM_MODE_INIT_MASK;
}
 
/**
  * @brief ¶¨ÒåͨµÀÊä³öÊÇ·ñ¿É¼ûµÄ.
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @param  outmask: ÉèÖÃoutmask¼Ä´æÆ÷µÄÖµ.
  * @retval None
  */
void FTM_SetOutMask(FTM_Type* FTMx, uint8_t outmask)
{
    /* Enable the Output Mask function */    
    FTMx->OUTMASK = outmask;
}
 
/**
  * @brief ¶¨ÒåÖ¸¶¨Í¨µÀÊä³öÊÇ·ñ¿É¼ûµÄ.
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @param  FTM_Channel: Ñ¡ÔñFTMͨµÀ.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM_CHANNEL0: FTMxͨµÀ0
  *            @arg FTM_CHANNEL1: FTMxͨµÀ1
  *            @arg FTM_CHANNEL2: FTMxͨµÀ2
  *            @arg FTM_CHANNEL3: FTMxͨµÀ3
  *            @arg FTM_CHANNEL4: FTMxͨµÀ4
  *            @arg FTM_CHANNEL5: FTMxͨµÀ5
  *            @arg FTM_CHANNEL6: FTMxͨµÀ6
  *            @arg FTM_CHANNEL7: FTMxͨµÀ7
  * @param  NewState: Í¨µÀÊä³öÆÁ±ÎÊÇ·ñʹÄÜ
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg ENABLE: Í¨µÀÊä³öÆÁ±Î
  *            @arg DISABLE: Í¨µÀÊä³öδÆÁ±Î
  * @retval None
  */
void FTM_SetChannelOutMaskCmd(FTM_Type* FTMx, uint8_t FTM_Channel, FunctionalState NewState)
{
    uint32_t maskvalue;
    
    maskvalue = ((uint32_t)1<<FTM_Channel);
    
    if (NewState != DISABLE)
    {
            /* Enable Output Mask */
            FTMx->OUTMASK |= maskvalue;
    }
    else
    {
            /* Disable Output Mask */
            FTMx->OUTMASK &= ~maskvalue;
    }
}
 
/**
  * @brief Ñ¡ÔñËÀÇøÔ¤¶¨ÇøÓòºÍËÀÇøÖµ.
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @param  PrescalerValue: ËÀÇøÊ±¼äÔ¤·ÖƵֵ
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM_DEADTIME_DTPS_DIV1: FTMxʱÖÓ1·ÖƵ
  *            @arg FTM_DEADTIME_DTPS_DIV4: FTMxʱÖÓ4·ÖƵ
  *            @arg FTM_DEADTIME_DTPS_DIV16: FTMxʱÖÓ16·ÖƵ
  * @param  DeadtimeValue: ËÀÇøÊ±¼ä(0x00~0x3F)
  * @retval None
  */
void FTM_PWMDeadtimeSet(FTM_Type* FTMx, uint32_t PrescalerValue, uint32_t DeadtimeValue)
{
    FTM0->DEADTIME = 0;
    /* set the deadtime */
    FTMx->DEADTIME = ((DeadtimeValue & (uint32_t)0x3F) | ((PrescalerValue & (uint32_t)0x3) << FTM_DEADTIME_DTPS_SHIFT));      
}
 
/**
  * @brief  »ñȡͨµÀ´¥·¢±êÖ¾.
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @return ·µ»ØÍ¨µÀ´¥·¢±êÖ¾.
  */
FlagStatus FTM_GetExternalTriggerFlag(const FTM_Type* FTMx)
{
    return ((FTMx->EXTTRIG & FTM_EXTTRIG_TRIGF_MASK) == FTM_EXTTRIG_TRIGF_MASK);
}
 
/**
  * @brief Çå³ýͨµÀ´¥·¢±êÖ¾.
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @retval None
  */
void FTM_ClrExternalTriggerFlag(FTM_Type* FTMx)
{
    /* first read the reg, then write 0 to clear */
    if((FTMx->EXTTRIG & FTM_EXTTRIG_TRIGF_MASK) == FTM_EXTTRIG_TRIGF_MASK)
    {
        FTMx->EXTTRIG &= ~FTM_EXTTRIG_TRIGF_MASK;
    }
}
 
/**
  * @brief ÊÇ·ñʹÄÜͨµÀN´¥·¢.
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @param  FTM_Channel: Ñ¡ÔñFTMͨµÀ.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM_CHANNEL0: FTMxͨµÀ0
  *            @arg FTM_CHANNEL1: FTMxͨµÀ1
  *            @arg FTM_CHANNEL2: FTMxͨµÀ2
  *            @arg FTM_CHANNEL3: FTMxͨµÀ3
  *            @arg FTM_CHANNEL4: FTMxͨµÀ4
  *            @arg FTM_CHANNEL5: FTMxͨµÀ5
  * @param  NewState: Í¨µÀN´¥·¢ÊÇ·ñʹÄÜ.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg ENABLE: Ê¹ÄÜͨµÀN´¥·¢
  *            @arg DISABLE: Ê¹ÄÜͨµÀN´¥·¢
  * @retval None
  */
void FTM_SetChnTriggerCmd(FTM_Type* FTMx, uint8_t FTM_Channel, FunctionalState NewState)
{
    uint32_t value;
    
    /* Enable the hardware trigger mask function */    
    value = (FTM_Channel > 1U) ? ((uint32_t)1 << (FTM_Channel - 2U)) : ((uint32_t)1 << (FTM_Channel + 4U));
 
    if (NewState != DISABLE)
    {
            /* Enable The generation of the channel trigger */
            FTMx->EXTTRIG |= value;
    }
    else
    {
            /* Disable The generation of the channel trigger */
            FTMx->EXTTRIG &= ~value;
    }
}
 
/**
  * @brief µ±FTM¼ÆÊýÓëCNTIN¼Ä´æÆ÷ÖµÏàͬʱ´¥·¢Ê¹ÄÜ.
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @param  NewState: ³õʼ»¯´¥·¢ÊÇ·ñʹÄÜ.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg ENABLE: Ê¹Äܳõʼ»¯´¥·¢Éú³É
  *            @arg DISABLE: Ê§Äܳõʼ»¯´¥·¢Éú³É
  * @retval None
  */
void FTM_SetInitTriggerCmd(FTM_Type* FTMx, FunctionalState NewState)
{
    if (NewState != DISABLE)
    {
        /* Enable the generation of the channel trigger */
        FTMx->EXTTRIG |= FTM_EXTTRIG_INITTRIGEN_MASK;
    }
    else
    {
        /* Disable the generation of the channel trigger */        
        FTMx->EXTTRIG &= ~FTM_EXTTRIG_INITTRIGEN_MASK;
    }
}
 
/**
  * @brief ¶¨ÒåͨµÀÊä³ö¼«ÐÔ.
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @param  PolarityValue: ÉèÖÃPOL¼Ä´æÆ÷µÄÖµ.
  * @retval None
  */
void FTM_SetChannelsPolarity(FTM_Type* FTMx, uint8_t PolarityValue)
{
    /* Enable the channels polarity */    
    FTMx->POL = PolarityValue;
}
 
/**
  * @brief ¶¨Ò嵥ͨµÀÊä³ö¼«ÐÔ.
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @param  FTM_Channel: Ñ¡ÔñFTMͨµÀ.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM_CHANNEL0: FTMxͨµÀ0
  *            @arg FTM_CHANNEL1: FTMxͨµÀ1
  *            @arg FTM_CHANNEL2: FTMxͨµÀ2
  *            @arg FTM_CHANNEL3: FTMxͨµÀ3
  *            @arg FTM_CHANNEL4: FTMxͨµÀ4
  *            @arg FTM_CHANNEL5: FTMxͨµÀ5
  *            @arg FTM_CHANNEL6: FTMxͨµÀ6
  *            @arg FTM_CHANNEL7: FTMxͨµÀ7
  * @param  FTM_Polarity: Êä³ö¼«ÐÔ
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM_CHANNELPOLARITY_HIGH: Í¨µÀ¼«ÐÔΪ¸ßµçƽÓÐЧ
  *            @arg FTM_CHANNELPOLARITY_LOW: Í¨µÀ¼«ÐÔΪµÍµçƽÓÐЧ
  * @retval None
  */
void FTM_SetSingleChannelPolarity(FTM_Type* FTMx, uint8_t FTM_Channel, uint8_t FTM_Polarity)
{
    uint32_t polvalue;
 
    polvalue = ((uint32_t)1<<FTM_Channel);
    
    if (FTM_Polarity != FTM_CHANNELPOLARITY_HIGH)
    {
        /* The channel polarity is active low */
        FTMx->POL |= polvalue;
    }
    else
    {
        /* The channel polarity is active high */
        FTMx->POL &= ~polvalue;
    }
}    
 
/**
  * @brief ±íÕ÷FAULTFÖе±j = 3, 2, 1, 0ʱµÄÂß¼­OR,µ±Ð´0ʱÇå³ý,µ±Ð´1ʱûÓÐ×÷ÓÃ.
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @retval ·µ»ØFAULTFÖе±j = 3, 2, 1, 0ʱµÄÂß¼­OR.
  */
FlagStatus FTM_GetFaultDetectLogicORFlag(const FTM_Type* FTMx)
{
    return ((FTMx->FMS & FTM_FMS_FAULTF_MASK) == FTM_FMS_FAULTF_MASK);
}
 
/**
  * @brief Í¨¹ýÓ²¼þÉèÖôíÎóÐźÅʹÄÜ.
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @param  FaultDetectFlag: ¹ÊÕϼì²â±êÖ¾.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM_FAULTDETECTION_FLAG0: ¹ÊÕϼì²â±êÖ¾0
  *            @arg FTM_FAULTDETECTION_FLAG1: ¹ÊÕϼì²â±êÖ¾1
  *            @arg FTM_FAULTDETECTION_FLAG2: ¹ÊÕϼì²â±êÖ¾2
  *            @arg FTM_FAULTDETECTION_FLAG3: ¹ÊÕϼì²â±êÖ¾3
  * @retval None
  */
FlagStatus FTM_GetFaultDetectFlag(const FTM_Type* FTMx, uint8_t FaultDetectFlag)
{
    return ((FTMx->FMS & ((uint32_t)1 << FaultDetectFlag))  == ((uint32_t)1 << FaultDetectFlag));
}
 
/**
  * @brief µ±´íÎó¿ØÖÆÊ¹ÄÜÖØÖôíÎóÊäÈëʹÄÜORÂß¼­.
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @retval None
  */
uint32_t FTM_GetFaultInLogicORValue(const FTM_Type* FTMx)
{
    return (FTMx->FMS & FTM_FMS_FAULTIN_MASK);
}
 
/**
  * @brief Çå³ýFaultDetectLogicOR±êÖ¾.
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @retval None
  */
void FTM_ClrFaultDetectLogicORFlag(FTM_Type* FTMx)
{
    /* first read the reg, then write 0 to clear */
    if((FTMx->FMS & FTM_FMS_FAULTF_MASK) == FTM_FMS_FAULTF_MASK)
    {
        FTMx->FMS &= ~FTM_FMS_FAULTF_MASK;
    }
}
 
/**
  * @brief Çå³ý´íÎó¼ì²â±êÖ¾.
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @param  FaultDetectFlag: ¹ÊÕϼì²â±êÖ¾.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM_FAULTDETECTION_FLAG0: ¹ÊÕϼì²â±êÖ¾0
  *            @arg FTM_FAULTDETECTION_FLAG1: ¹ÊÕϼì²â±êÖ¾1
  *            @arg FTM_FAULTDETECTION_FLAG2: ¹ÊÕϼì²â±êÖ¾2
  *            @arg FTM_FAULTDETECTION_FLAG3: ¹ÊÕϼì²â±êÖ¾3
  * @retval None
  */
void FTM_ClrFaultDetectFlag(FTM_Type* FTMx, uint8_t FaultDetectFlag)
{
    /* first read the reg, then write 0 to clear */
    if((FTMx->FMS & ((uint32_t)1<<FaultDetectFlag)) != (uint32_t)0)
    {
        FTMx->FMS &= ~(((uint32_t)1 << FaultDetectFlag));
    }
}
 
 
/**
  * @brief  Ñ¡Ôñµ¥Í¨µÀÊäÈëÂËÖµ,µ±ÖµÎª0ʱÂËÖµÎÞЧ.
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @param  FTM_FilterChannel: FTMÊäÈëÂ˲¨Í¨µÀ
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM_INPUTFILTER_CHANNEL0: Í¨µÀ0ÊäÈëÂ˲¨Æ÷
  *            @arg FTM_INPUTFILTER_CHANNEL1: Í¨µÀ1ÊäÈëÂ˲¨Æ÷
  *            @arg FTM_INPUTFILTER_CHANNEL2: Í¨µÀ2ÊäÈëÂ˲¨Æ÷
  *            @arg FTM_INPUTFILTER_CHANNEL3: Í¨µÀ3ÊäÈëÂ˲¨Æ÷
  * @param  FilterValue: ÉèÖÃÂËÖµ0x0~0xF.
  * @retval None
  */
void FTM_SetChannelInFilter(FTM_Type* FTMx, uint8_t FTM_FilterChannel, uint32_t FilterValue)
{
    FTMx->FILTER &= ~((uint32_t)0xF << (FTM_FilterChannel << 2)); 
    /* Selects the filter value for the channel input. */
    FTMx->FILTER |= (FilterValue << (FTM_FilterChannel << 2)); 
}
 
 
/**
  * @brief  Ñ¡ÔñͨµÀÊäÈëÂËÖµ.
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @param  filter: ÉèÖÃFILTER¼Ä´æÆ÷µÄÖµ.
  * @retval None
  */
void FTM_SetInCapFilter(FTM_Type* FTMx, uint16_t filter)
{
    /* set the filter value */    
    FTMx->FILTER = filter;
}
 
/**
  * @brief  ÊÇ·ñʹÄܹÊÕÏÊäÈë.
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @param  FaultInput: Ö¸ÏòFTM_fault_input_listÊý¾Ý.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM_FAULT_INPUT0: ¹ÊÕÏÊäÈë0
  *            @arg FTM_FAULT_INPUT1: ¹ÊÕÏÊäÈë1
  *            @arg FTM_FAULT_INPUT2: ¹ÊÕÏÊäÈë2
  *         @arg FTM_FAULT_INPUT3: ¹ÊÕÏÊäÈë3
  * @param  NewState: ¹ÊÕÏÊäÈëÊÇ·ñʹÄÜ.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg ENABLE: Ê¹ÄܹÊÕÏÊäÈë
  *            @arg DISABLE: Ê§ÄܹÊÕÏÊäÈë
  * @retval None
  */
void FTM_FaultPinCmd(FTM_Type* FTMx, uint8_t FaultInput, FunctionalState NewState)
{
    uint32_t tempvalue;
    
    tempvalue= ((uint32_t)1 << FaultInput);
    
    if (NewState != DISABLE)
    {
        /* Enable Fault input */
        FTMx->FLTCTRL |= tempvalue;
    }
    else
    {
        /* Disable Fault input */
        FTMx->FLTCTRL &= ~tempvalue;
    }
}
 
 
/**
  * @brief  ÊÇ·ñʹÄÜÂËÖµ¹ÊÕÏÊäÈë.
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè   
  *            @arg FTM2: FTM2ÍâÉè
  * @param  FaultFilter: Ö¸ÏòFTM_fault_input_filter_listÊý¾Ý.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM_FAULTINPUT_FILTER0: ¹ÊÕÏÊäÈë0Â˲¨Æ÷
  *            @arg FTM_FAULTINPUT_FILTER1: ¹ÊÕÏÊäÈë1Â˲¨Æ÷
  *            @arg FTM_FAULTINPUT_FILTER2: ¹ÊÕÏÊäÈë2Â˲¨Æ÷
  *         @arg FTM_FAULTINPUT_FILTER3: ¹ÊÕÏÊäÈë3Â˲¨Æ÷
  * @param  NewState: ¹ÊÕÏÊäÈëÂ˲¨ÊÇ·ñʹÄÜ.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg ENABLE: Ê¹ÄܹÊÕÏÊäÈëÂ˲¨Æ÷
  *            @arg DISABLE: Ê§ÄܹÊÕÏÊäÈëÂ˲¨Æ÷
  * @retval None
  */
void FTM_FaultPinFilterCmd(FTM_Type* FTMx, uint8_t FaultFilter, FunctionalState NewState)
{
    uint32_t tempvalue;
    
    tempvalue= ((uint32_t)0x10 << FaultFilter);
    
    if (NewState != DISABLE)
    {
        /* Enable Fault input filter */
        FTMx->FLTCTRL |= tempvalue;
    }
    else
    {
        /* Disable Fault input filter */
        FTMx->FLTCTRL &= ~tempvalue;
    }
}
 
 
/**
  * @brief  Ñ¡ÔñÂËÖµ´íÎóÊäÈë.
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @param  FilterValue:ÉèÖÃÂËÖµ 0x0~0xF.
  * @retval None
  */
void FTM_SetFaultInFilter(FTM_Type* FTMx, uint32_t FilterValue)
{
    FTMx->FLTCTRL &= ~FTM_FLTCTRL_FFVAL_MASK;
    
    /* Selects the filter value */        
    FTMx->FLTCTRL |= (FilterValue << FTM_FLTCTRL_FFVAL_SHIFT);
}
 
 
/**
  * @brief  ÅäÖÃFTMÈ«¾ÖʱÖÓ.
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @param  NewState: Íⲿȫ¾Öʱ»ùÊÇ·ñʹÄÜ.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg ENABLE: Ê¹ÄÜÍⲿȫ¾Öʱ»ù
  *            @arg DISABLE: Ê§ÄÜÍⲿȫ¾Öʱ»ù
  * @retval None
  */
void FTM_GTBEENCmd(FTM_Type* FTMx, FunctionalState NewState)
{
    if (NewState != DISABLE)
    {
        /* Enable Use of an external global time base */
        FTMx->CONF |= FTM_CONF_GTBEEN_MASK;
    }
    else
    {
        /* Disable Use of an external global time base */
        FTMx->CONF &= ~FTM_CONF_GTBEEN_MASK;
    }    
}
 
 
/**
  * @brief  »ùÓÚÆäËüFTMsʹÄÜÈ«¾ÖʱÖÓ.
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @param  NewState: È«¾Öʱ»ùÐźÅÉú³ÉÊÇ·ñʹÄÜ.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg ENABLE: Ê¹ÄÜÈ«¾Öʱ»ùÐźÅÉú³É
  *            @arg DISABLE: Ê§ÄÜÈ«¾Öʱ»ùÐźÅÉú³É
  * @retval None
  */
void FTM_GTBEOUTCmd(FTM_Type* FTMx, FunctionalState NewState)
{
    if (NewState != DISABLE)
    {
        /* Enable A global time base signal generation */
        FTMx->CONF |= FTM_CONF_GTBEOUT_MASK;
    }
    else
    {
        /* Disable A global time base signal generation */
        FTMx->CONF &= ~FTM_CONF_GTBEOUT_MASK;
    }    
}
 
 
/**
  * @brief  ½øÈëDebugģʽ.
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @param  DebugMode£ºDebugModeÖµ 0~0x03.
  * @retval None
  */
void FTM_SetDebugModeBehavior(FTM_Type* FTMx, uint32_t DebugMode)
{
    FTMx->CONF &= ~FTM_CONF_BDMMODE_MASK;
 
    /* Set the Debug Mode */
    FTMx->CONF |= (DebugMode << FTM_CONF_BDMMODE_SHIFT);
}
 
/**
  * @brief  ¶¨Òå´íÎóÊäÈ뼫ÐÔ.
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @param  FaultInput: Ö¸ÏòFTM_fault_polarity_filter_listÊý¾Ý.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM_FAULTINPUT_FILTER0: ¹ÊÕÏÊäÈë0
  *            @arg FTM_FAULTINPUT_FILTER1: ¹ÊÕÏÊäÈë1
  *            @arg FTM_FAULTINPUT_FILTER2: ¹ÊÕÏÊäÈë2
  *            @arg FTM_FAULTINPUT_FILTER3: ¹ÊÕÏÊäÈë3
  * @param  polarity: ¹ÊÕÏÊäÈ뼫ÐÔ
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM_FAULTINPOLARITY_HIGH: ¹ÊÕÏÊäÈ뼫ÐÔΪ¸ßµçƽÓÐЧ
  *            @arg FTM_FAULTINPOLARITY_LOW: ¹ÊÕÏÊäÈ뼫ÐÔΪµÍµçƽÓÐЧ
  * @retval None
  */
void FTM_SetFaultInPolarity(FTM_Type* FTMx, uint8_t FaultInput, uint8_t polarity)
{
    uint32_t polvalue;
 
    polvalue = ((uint32_t)1<<FaultInput);
    
    if (polarity != FTM_FAULTINPOLARITY_HIGH)
    {
        /* The fault input polarity is active low */
        FTMx->FLTPOL |= polvalue;
    }
    else
    {
        /* The fault input polarity is active high */
        FTMx->FLTPOL &= ~polvalue;
    }
}
 
 
/**
  * @brief  ¿ØÖÆ×éºÏͨµÀ·­×ª.
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @param  FTM_Channel: Ñ¡ÔñFTMͨµÀ.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM_INVERT_PAIRCHANNEL0: Í¨µÀ×é0
  *            @arg FTM_INVERT_PAIRCHANNEL1: Í¨µÀ×é1
  *            @arg FTM_INVERT_PAIRCHANNEL2: Í¨µÀ×é2
  *            @arg FTM_INVERT_PAIRCHANNEL3: Í¨µÀ×é3
  * @param  NewState:×éºÏͨµÀ·­×ªÊÇ·ñʹÄÜ.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg ENABLE: ×éºÏͨµÀ·­×ªÊ¹ÄÜ
*            @arg DISABLE: ×éºÏͨµÀ·­×ª²»Ê¹ÄÜ
  * @retval None
  */
void FTM_PairChannelsInvertCmd(FTM_Type* FTMx, uint8_t channelpair, FunctionalState NewState)
{
    uint32_t tempvalue;
 
    tempvalue= ((uint32_t)1<<channelpair);
    
    if (NewState != DISABLE)
    {
        /* Enable Inverting */
        FTMx->INVCTRL |= tempvalue;
    }
    else
    {
        /* Disable Inverting */
        FTMx->INVCTRL &= ~tempvalue;
    }
}
 
 
/**
  * @brief  Èí¼þÊä³ö¿ØÖÆÍ¨µÀNÊÇ·ñʹÄÜ.
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @param  FTM_Channel: Ñ¡ÔñFTMͨµÀ.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM_CHANNEL0: FTMxͨµÀ0
  *            @arg FTM_CHANNEL1: FTMxͨµÀ1
  *            @arg FTM_CHANNEL2: FTMxͨµÀ2
  *            @arg FTM_CHANNEL3: FTMxͨµÀ3
  *            @arg FTM_CHANNEL4: FTMxͨµÀ4
  *            @arg FTM_CHANNEL5: FTMxͨµÀ5
  *            @arg FTM_CHANNEL6: FTMxͨµÀ6
  *            @arg FTM_CHANNEL7: FTMxͨµÀ7
  * @param  NewState:ͨµÀNÈí¼þÊä³ö¿ØÖÆÊÇ·ñʹÄÜ.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg ENABLE: Í¨µÀNÈí¼þÊä³ö¿ØÖÆÊ¹ÄÜ
  *            @arg DISABLE: Í¨µÀNÈí¼þÊä³ö¿ØÖÆÊ§ÄÜ
  * @retval None
  */
void FTM_SWOutControlCmd(FTM_Type* FTMx, uint8_t FTM_Channel, FunctionalState NewState)
{
    uint32_t tempvalue;
    tempvalue= ((uint32_t)1<<FTM_Channel);
    
    if (NewState != DISABLE)
    {
        /* The channel output is affected */
        FTMx->SWOCTRL |= tempvalue;
    }
    else
    {
        /* The channel output is not affected */
        FTMx->SWOCTRL &= ~tempvalue;
    }
}
 
/**
  * @brief  ÉèÖÃÈí¼þÊä³ö¿ØÖÆÍ¨µÀNµÄÖµ.
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @param  FTM_Channel: Ñ¡ÔñFTMͨµÀ.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM_CHANNEL0: FTMxͨµÀ0
  *            @arg FTM_CHANNEL1: FTMxͨµÀ1
  *            @arg FTM_CHANNEL2: FTMxͨµÀ2
  *            @arg FTM_CHANNEL3: FTMxͨµÀ3
  *            @arg FTM_CHANNEL4: FTMxͨµÀ4
  *            @arg FTM_CHANNEL5: FTMxͨµÀ5
  *            @arg FTM_CHANNEL6: FTMxͨµÀ6
  *            @arg FTM_CHANNEL7: FTMxͨµÀ7
  * @param  outvalue: ÉèÖÿØÖÆÍ¨µÀNµÄÖµ.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM_SWCONTROL_OUT0: Èí¼þÊä³ö¿ØÖÆÇ¿ÖÆ0½øÈëͨµÀÊä³ö
  *            @arg FTM_SWCONTROL_OUT1: Èí¼þÊä³ö¿ØÖÆÇ¿ÖÆ1½øÈëͨµÀÊä³ö
 
  * @retval None
  */
void FTM_SetSWOutControlValue(FTM_Type* FTMx, uint8_t FTM_Channel, uint8_t outvalue)
{
    uint32_t tempvalue;
 
    tempvalue= ((uint32_t)0x100<<FTM_Channel);
    
    if (outvalue != FTM_SWCONTROL_OUT0)
    {
        /* The software output control forces 1 to the channel output */
        FTMx->SWOCTRL |= tempvalue;
    }
    else
    {
        /* The software output control forces 0 to the channel output */
        FTMx->SWOCTRL &= ~tempvalue;
    }
}
 
 
/**
  * @brief  ÊÇ·ñ°üº¬Í¨µÀ±È½Ï½ø³Ì.
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @param  Matchchannel: ÉèÖÃPWMLOAD¼Ä´æÆ÷ µÍ8λµÄÖµ. 
  * @retval None
  */
void FTM_SetLoadMatchChannels(FTM_Type* FTMx, uint32_t Matchchannel)
{
    FTMx->PWMLOAD &= ~(uint32_t)0xFF ;
    FTMx->PWMLOAD |= Matchchannel;
}
 
/**
  * @brief  ÊÇ·ñ°üº¬µ¥Í¨µÀ±È½Ï½ø³Ì.
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @param  FTM_Channel: Ñ¡ÔñFTMͨµÀ.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM_CHANNEL0: FTMxͨµÀ0
  *            @arg FTM_CHANNEL1: FTMxͨµÀ1
  *            @arg FTM_CHANNEL2: FTMxͨµÀ2
  *            @arg FTM_CHANNEL3: FTMxͨµÀ3
  *            @arg FTM_CHANNEL4: FTMxͨµÀ4
  *            @arg FTM_CHANNEL5: FTMxͨµÀ5
  *            @arg FTM_CHANNEL6: FTMxͨµÀ6
  *            @arg FTM_CHANNEL7: FTMxͨµÀ7
* @param  include:ÊÇ·ñ°üº¬µ¥Í¨µÀ±È½Ï½ø³Ì
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
*            @arg FTM_CHANNELMATCH_NOTINCLUDE:²»°üº¬µ¥Í¨µÀ±È½Ï½ø³Ì
  *            @arg FTM_CHANNELMATCH_INCLUDE£º°üº¬µ¥Í¨µÀ±È½Ï½ø³Ì
  * @retval None
  */
void FTM_SetLoadMatchChannel(FTM_Type* FTMx, uint8_t FTM_Channel, uint8_t include)
{
    uint32_t tempvalue;
    
    tempvalue= ((uint32_t)1<<FTM_Channel);
    
    if (include != FTM_CHANNELMATCH_NOTINCLUDE)
    {
        /* Include the channel in the matching process */
        FTMx->PWMLOAD |= tempvalue;
    }
    else
    {
        /* Do not include the channel in the matching process. */
        FTMx->PWMLOAD &= ~tempvalue;
    }
}
 
/**
  *    @brief  Ê¹ÄܼÓÔØMOD, CNTIN,CV¼Ä´æÆ÷µÄÖµ. 
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @param  NewState:FTMx¼ÓÔØÊÇ·ñʹÄÜ.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg ENABLE: ¼ÓÔØÊ¹ÄÜ
  *            @arg DISABLE: ¼ÓÔØÊ§ÄÜ
  * @retval None
  */
void FTM_SetLoadCmd(FTM_Type* FTMx, FunctionalState NewState)
{
    if (NewState != DISABLE)
    {
        /* Enable Loading updated */        
        FTMx->PWMLOAD |= FTM_PWMLOAD_LDOK_MASK;
    }
    else
    {
        /* Disable Loading updated */
        FTMx->PWMLOAD &= ~FTM_PWMLOAD_LDOK_MASK;
    }
}
 
/**
  *    @brief  Ê¹ÄÜPWMͬ²½ºÍÖмä¼ÓÔØ
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @param  NewState:PWMͬ²½ºÍÖмä¼ÓÔØÊÇ·ñʹÄÜ.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg ENABLE: Í¬²½ºÍÖмä¼ÓÔØÊ¹ÄÜ
  *            @arg DISABLE: Í¬²½ºÍÖмä¼ÓÔØÊ§ÄÜ
  * @retval None
  */
void FTM_SyncLoadEnable(FTM_Type* FTMx, FunctionalState NewState)
{
    if (NewState != DISABLE)
    {        
        FTMx->MODE |= FTM_MODE_SYNCLOADEN_MASK;
    }
    else
    {
        FTMx->MODE &= ~FTM_MODE_SYNCLOADEN_MASK;
    }
}
 
 
/**
  *    @brief  ¹ÊÕÏ¿ØÖÆÊ¹ÄÜ
  * @param  FTMx: Ñ¡ÔñFTMÍâÉè.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FTM0: FTM0ÍâÉè
  *            @arg FTM1: FTM1ÍâÉè
  *            @arg FTM2: FTM2ÍâÉè
  * @param  FaultControlChannel:¹ÊÕÏ¿ØÖÆÍ¨µÀÑ¡Ôñ
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg FaultControlChanne0: Í¨µÀ(0)ºÍ(1)ÖеĹÊÕÏ¿ØÖÆ
  *            @arg FaultControlChannel: Í¨µÀ(2)ºÍ(3)ÖеĹÊÕÏ¿ØÖÆ
  *            @arg FaultControlChanne2: Í¨µÀ(4)ºÍ(5)ÖеĹÊÕÏ¿ØÖÆ
  *            @arg FaultControlChanne3: Í¨µÀ(6)ºÍ(7)ÖеĹÊÕÏ¿ØÖÆ
  * @param  NewState:¹ÊÕÏ¿ØÖÆÊÇ·ñʹÄÜ.
  *        Õâ¸ö²ÎÊý¿ÉÒÔÈ¡ÏÂÃæµÄÖµ:
  *            @arg ENABLE: ¹ÊÕÏ¿ØÖÆÊ¹ÄÜ
  *            @arg DISABLE: ¹ÊÕÏ¿ØÖÆÊ§ÄÜ
  * @retval None
  */
void FTM_FaultControlEnable(FTM_Type* FTMx, uint32_t FaultControlChannel,FunctionalState NewState)
{
    if (NewState != DISABLE)
    {        
        FTMx->COMBINE |= FaultControlChannel;
    }
    else
    {
        FTMx->COMBINE &= ~FaultControlChannel;
    }
}
 
 
/**
  * @}
  */
 
/**
  * @}
  */
 
/**
  * @}
  */
#ifdef __cplusplus
}
#endif /* __cplusplus */